1 Vertex-detector power pulsing CLIC Detector and Physics Collaboration Meeting, 02/10/2013 Cristian Alejandro Fuentes Rojas, PH-ESE-FE,

Slides:



Advertisements
Similar presentations
LCFI Collaboration Status Report LCWS 2004 Paris Joel Goldstein for the LCFI Collaboration Bristol, Lancaster, Liverpool, Oxford, RAL.
Advertisements

Vertex Detector Cable Considerations Bill Cooper Fermilab VXD.
Professor Sung-Yeul Park
Alternating Current Circuits
Victoria04 R. Frey1 Silicon/Tungsten ECal Status and Progress Ray Frey University of Oregon Victoria ALCPG Workshop July 29, 2004 Overview Current R&D.
9/29/2004EE 42 fall 2004 lecture 131 Lecture #13 Power supplies, dependent sources, summary of ideal components Reading: Malvino chapter 3, Next:
Integrated Regulation for Energy- Efficient Digital Circuits Elad Alon 1 and Mark Horowitz 2 1 UC Berkeley 2 Stanford University.
Tullio Grassi ATLAS–CMS Power Working Group 31 March 2010 DC-DC converters and Power Supplies requirements for CMS HCAL Phase 1 Upgrade.
ECAL electronics Guido Haefeli, Lausanne PEBS meeting 10.Jan
A High-speed Adaptively-biased Current- to-current Front-end for SSPM Arrays Bob Zheng, Jean-Pierre Walder, Henrik von der Lippe, William Moses, Martin.
Alexander Barnaveli GEORGIA №1. Electromagnetic cannon A solenoid can be used to fire a small ball. A capacitor is used to energize the solenoid coil.
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
Performance of the DZero Layer 0 Detector Marvin Johnson For the DZero Silicon Group.
A radiation-tolerant LDO voltage regulator for HEP applications F.Faccio, P.Moreira, A.Marchioro, S.Velitchko CERN.
Development and System Tests of DC-DC Converters for the CMS SLHC Tracker Lutz Feld, Rüdiger Jussen, Waclaw Karpinski, Katja Klein, Jennifer Merz, Jan.
Power Electronics and Drives (Version ) Dr. Zainal Salam, UTM-JB 1 Chapter 3 DC to DC CONVERTER (CHOPPER) General Buck converter Boost converter.
DC-DC Buck Converter in Inner Detector Environment
15. CBM Collaboration Meeting, GSI, Darmstadt, April 12–16, 2010 Status of Front End Electronics N-XYTER PCBs & Power Supply Volker Kleipa, GSI Darmstadt.
ATLAS Tracker Upgrade Stave Collaboration Workshop Oxford 6-9 February 2012 ABC 130 Hybrid.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
Pulsed power poster introduction Cristián Fuentes 19/09/ > CERN DCDC converters group with F. Faccio and G. Blanchot March.
F. Arteche, C. Esteban Instituto Tecnológico de Aragón D. Moya, I. Vila, A. L. Virto, A. Ruiz Instituto de Física de Cantabria Powering requirements and.
Performance test of STS demonstrators Anton Lymanets 15 th CBM collaboration meeting, April 12 th, 2010.
17/06/2010UK Valencia RAL Petals and Staves Meeting 1 DC-DC for Stave Bus Tapes Roy Wastie Oxford University.
Pierpaolo Valerio.  CLICpix is a hybrid pixel detector to be used as the CLIC vertex detector  Main features: ◦ small pixel pitch (25 μm), ◦ Simultaneous.
ALICE DCS Workshop 28/29 May 2001 Vito Manzari, INFN Bari SSD (Silicon Strip Detector) SDD (Silicon Drift Detector) SPD (Silicon Pixel Detector) Detector.
B.Satyanarayana, TIFR, Mumbai. Architecture of front-end ASIC INO Collaboration Meeting VECC, Kolkata July 11-13, Amp_out 8:1 Analog Multiplexer.
LDO or Switcher? …That is the Question Choosing between an LDO or DC/DC Converter Frank De Stasi Texas Instruments.
Power Distribution Existing Systems Power in the trackers Power in the calorimeters Need for changes.
Work Package 3 On-detector Power Management Schemes ESR Michal Bochenek ACEOLE Twelve Month Meeting 1st October 2009 WPL Jan Kaplon.
CLIC and ILC Power Distribution and Power Pulsing Workshop Summary Document 10/5/2011G. Blanchot1.
1 J.M. Heuser – CBM Silicon Tracking System Roadmap for the development of STS module demonstrators Concept Common interfaces/dimensions Some technical.
Fine Pixel CCD for ILC Vertex Detector ‘08 7/31 Y. Takubo (Tohoku U.) for ILC-FPCCD vertex group ILC vertex detector Fine Pixel CCD (FPCCD) Test-sample.
Power Working Group Summary Philippe Farthouat Magnus Hansen DC-DC Plug-in Module based on Rad Tol AMIS2 ASIC.
1 10 th October 2007Luciano Musa Considerations on readout plane IC Area (die size) 1-2 mm 2 /channel Shaping amplifier 0.2 mm 2 ADC0.6 mm 2 (estimate)
AIDA design review Davide Braga Steve Thomas ASIC Design Group 11 February 2009.
Takeshi Matsuda LC TPC Collaboration March 5, 2008 TPC Endcap Materials.
System implementation of a power distribution scheme based on DC-DC converters F.Faccio, G.Blanchot, S.Michelis, C.Fuentes, B.Allongue, S.Orlandi CERN.
- Performance Studies & Production of the LHCb Silicon Tracker Stefan Koestner (University Zurich) on behalf of the Silicon Tracker Collaboration IT -
ASIC buck converter prototypes for LHC upgrades
ASIC Activities for the PANDA GSI Peter Wieczorek.
Compilation of Dis-/Advantages of DC-DC Conversion Schemes Power Task Force Meeting December 16 th, 2008 Katja Klein 1. Physikalisches Institut B RWTH.
M. Deveaux, CBM-Collaboration-Meeting, 25 – 28. Feb 2008, GSI-Darmstadt Considerations on the material budget of the CBM Micro Vertex Detector. Outline:
A complete DC/DC converter ASIC for LHC upgrades S. Michelis, F. Faccio, G. Blanchot, I. Troyano CERN PH-ESE S.Saggini University of Udine, Italy Twepp.
Tracking in a TPC D. Karlen / U. Victoria & TRIUMF for the LCTPC collaboration.
WG3 – STRIP R&D ITS - COMSATS P. Riedler, G. Contin, A. Rivetti – WG3 conveners.
-1-CERN (11/24/2010)P. Valerio Noise performances of MAPS and Hybrid Detector technology Pierpaolo Valerio.
Leo Greiner IPHC1 STAR Vertex Detector Environment with Implications for Design and Testing.
J. Brau LCWS 2006 March, J. Brau LCWS Bangalore March, 2006 C. Baltay, W. Emmet, H. Neal, D. Rabinowitz Yale University Jim Brau, O. Igonkina,
Rd07 Conference th June 2007 Florence, Italy 1 High frequency stepdown DC-DC converter with switched capacitors This work is part of the INFN DACEL.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
8/12/2010Dominik Dannheim, Lucie Linssen1 Conceptual layout drawings of the CLIC vertex detector and First engineering studies of a pixel access/insertion.
Rene BellwiedSTAR Tracking Upgrade Meeting, Boston, 07/10/06 1 ALICE Silicon Pixel Detector (SPD) Rene Bellwied, Wayne State University Layout, Mechanics.
Module Radiation Length. Goals Estimate the expected radiation length of a module, based on the design and measurements on as-built modules Determine.
A New Inner-Layer Silicon Micro- Strip Detector for D0 Alice Bean for the D0 Collaboration University of Kansas CIPANP Puerto Rico.
Power Working Group Summary Magnus Hansen. Introduction Most recent session at TWEPP11 TWEPP11 participant comments in the direction of: – Rather an extension.
NOISE MEASUREMENTS ON CLICPIX AND FUTURE DEVELOPMENTS Pierpaolo Valerio.
SLHC SCT Hybrid (CERN 2nd July 2007)1 SLHC SCT Hybrid Concept Ashley Greenall The University of Liverpool.
Serial powering for pixels F. Hügging, D. Arutinov, M. Barbero, A. Eyring, L. Gonella, M. Karagounis, H. Krüger, N. Wermes SLHC-PP Annual Meeting, CIEMAT,
Basics of Bypass Capacitor, Its Functions and Applications.
SKIROC status Calice meeting – Kobe – 10/05/2007.
INDUSTRIAL ELECTRONICS/ELECTRICITY
Development of a Marx-Generator for the drive beam electron gun
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Component Identification
ALICE Muon Tracking Upgrade EDR Answers
Novel Powering Schemes
Compilation of Dis-/Advantages of DC-DC Conversion Schemes
Presentation transcript:

1 Vertex-detector power pulsing CLIC Detector and Physics Collaboration Meeting, 02/10/2013 Cristian Alejandro Fuentes Rojas, PH-ESE-FE, CERN

2 Ladders Vertex barrel Ladder 1 cm 24 cm CLIC detector, Vertex barrel, ladder & CLICpix CLICpix The ladder is formed by 24 readout ASICs (CLICpix) CLIC_ILD inner tracking region CLIC: Compact Linear Collider Detector Half a ladder, as we power from both sides Power in

3 Restrictions for powering 2) Low losses: < 50 mW/cm 2 in the sensor area, as the heat-removal solution is based on air-cooling to reduce mass. 3) High magnetic Field: 4 to 5 [Tesla] restricting the use of ferromagnetic material. 1) Material Budget: < 0.2%X 0 for a detection layer, from which 0.1 %X 0 is already taken by the silicon sensor + readout chip. (100 µm of silicon). This leaves, therefore, less than 0.1%X 0 for cooling, powering and mechanical structures. 4) Regulation: within 5% (60 mV) on the ASIC during the acquisition time in order to have a correct ToT measurement. (CLICPIX specifications). extra challenge for analog electronics Note: Radiation is not a concern

4 Power consumption of Half a Ladder Analog and Digital will be powered separately. In that way, their powering schemes could be optimized independently to achieve the requirements from previous slide. 20µs ➡ Analog voltage is 1.2V while the digital is expected to be 1V. ONOFFON 20µs Analog Chip [1:12] Train Bunch ON 2 W/cm 2 ON 100 mW/cm 2 OFF Turned OFF ON IdleRead OutIdleON Idle 8 mW/cm 2 ONIdleRead OutIdle 20/13 ms Read Out 360 mW/cm 2 ➡ One chip is readout every 20/13 ms. The time the chip needs to be read out depends on the occupancy, which maximum is 3% ( 300 µs). Avg power consumption= 13m W/cm 2 20/13 ms Digital Chip [1] Digital Chip [2] Digital Chip [12] ONRead OutIdle 20/13 ms Idle ➡ Analog electronics can be turned OFF (power pulsing) to reduce the average power consumption (2m W/cm 2 instead of 2 W/cm 2 if it was ON all the time) ➡ In order to fulfill the regulation restriction, the chip is turned ON by parts. That allows to have a current rise time of around 1us. (next slide)

5 Powering half a ladder (analog) (1) Small capacitors close to each ASIC at the FE: (10 μF) ✔ The current loop is very small. ✖ But there’s need of regulation, as the capacitor discharges when the load is active. Low dropout (LDO) voltage regulators added per ASIC: ✔ Its feedback loop charges up the capacitors to the required level.(easy implementation) The regulation in the ASIC is achieved, but the input capacitor still discharges.. How do we charge it back to its level to be ready for the next cycle? ~20 µs ~1 µs 20 A DCDC converter option: (Reported last TWEPP 2012) ✖ Introduces not negligible amount of mass, too high for this particular application. ✖ Current peaks while charging the capacitor. (and it doesn’t use the whole idle time)

6 An estimation of the current at the BE, using the whole period to charge the capacitor, is: ✔ Cables from the back-end to the FE can be really light in terms of mass. How do we charge it back to its level to be ready for the next cycle? Controlled current source at the back-end: (Presented this TWEPP 2013)...second approach. Simpler idea behind, Powering half a ladder (analog) (2) From now on, this presentation will refer to this approach. but more difficult to implement.

7 Principle and waveforms of the scheme In order to work, the following condition has to be fulfilled: I in = f ( V in, t, V nominal )

8 Evaluation using Analog Dummy Load Two layers Aluminium Flex Cable 1mm wide, 20μm thick/layer Power storage and regulation: input Si cap (3 x 3.3 μF) + LDO (out: 1.2V) + output Si cap (1μF) 3 x 3.3 μF1μF Dummy load: Mosfet + resistor The CLICpix is being developed, so in order to test the scheme we need a dummy load. This duplicates 12 times, representing the 12 ASICs, the power storage, regulation and cabling. Se verá esta foto ?????

9 Why silicon capacitors? Low mass and flat. They can have a thickness down to 80 μm. Why aluminium cables? For the same resistance than a copper cable, aluminium cables have around 4 times lower material contribution. The aluminium flex cables were made at the CERN PCB shop. Ceramic capacitor of small smd package (0402 or 0201) can have comparable material. Nevertheless, their capacitance change dramatically (more than 80% of their value for some conditions) with the voltage applied (V bias ), making them impractical for our application. IPDiA company can integrate all the necessary passive components into a single die Which can be afterwards connected to the CLICpix chip using TSVs (Through Silicon Vias). This is just a preliminary idea, and might be explored in the following months.

10 Lab Back-end cables Al Flex Cable Dummy load/ test board Dummy load Controlled current source

11 Regulation during t on < 20 mV (analog) I load for 1 ASIC V load V Cap ✔ 16 mV voltage drop Particular case t on = 20μs 2 A per chip 5.3 V Measured average Power consumption < 10 mW/cm 2 Voltage drop < 20 mV 1.2 V∆V = 16 mV 1.4 V

Digital Dummy Load / test board

13 Lab Back-end cables Al Flex Cable Dummy load/ test board Dummy load Controlled current source

I load for 1 ASIC V load 360 mA Measured average Power consumption < 35 mW/cm 2 Voltage drop < 70 mV (140mV peak-peak) 100 mA 8 mA I BE For 300 µs of reading time 1.2 V ∆V = 70 mV V Cap 3 V 1.8 V 180 mV Digital results 20 ms

15 Material Budget Today Silicon capacitors (today 25 μF/cm 2 ): % X 0 LDOFlex cable Si cap Analog DigitalTotal+= += += % X 0 LDOFlex cable Si cap 0.04 % X 0 LDOFlex cable Si cap

16 Material Budget Today Tomorrow * Silicon capacitors (today μF/cm 2 ): % X 0 LDOFlex cable Si cap Analog DigitalTotal+= += += % X % X 0 LDOFlex cable Si cap LDOFlex cable Si cap * for IPDiA roadmap and reference, see back-up slides ➡ LDOs will be tried to be included in CLICPix Flex cable & LDO contribution now is half of the total. ➡ Flex cable material can easily be decreased. (We will produce a new al Flex)

17 Conclusions Good regulation as required: Analog voltage drop < 20 mV and Digital voltage drop < 70 mV Total Power losses/dissipation < 50mW/cm 2 as required. Analog < 10mW/cm 2 and Digital < 35mW/cm 2 Small current (20mA to 60mA for Analog and 100mA to 200mA for Digital ) through the whole cable depending on the load consumption. => Low material cables. Today’s Material Budget of % X0, which is expected to be less than % X0. (after improvements of silicon capacitors technology). We expect to decrease this contribution furthermore by redesigning the aluminum flex cable and by integrating the LDOs in the CLICPix ASIC. During this talk we presented a power-pulsing scheme to power the analog and digital electronics of the future vertex barrel read-out ASIC CLICpix. The presented scheme counted with regulation and silicon capacitors in the front-end, which were charged up using a back-end current supply of less than 50 mA for the analog part and less than 200mA for the digital one. Some of the achieved results were:

18 Thanks for your attention :)

BACK-UP Slides

IPDiA Roadmap Low Profile Integrated Passive Devices with 3D High Density Capacitors Ideal for Embedded and Die Stacking Solutions IPD low profile roadmap URL:

Measurements for same load value (analog) I load for 1 ASIC V cap V load I BE I BE is constant. Around 22 mA 22 mA 2 A 0 A 1.4 V 5.3 V 1.2 V 0 V

Change in the load consumption (analog) I load for 1 ASIC V cap V load I BE I BE is variable. Around 22 mA 22 mA 2 A 0 A 1.4 V 5.3 V 1.2 V 0 V 2.1 V

En/Dis voltage regulator (analog) V load 1.2 V 0 V V cap 1.4 V 5.3 V I load for 1 ASIC 2 A 0 A

Frequency spectrum difference (a) Small C Big ∆V/∆t Big C Big ∆I/∆t (far from FE)

Frequency spectrum difference (b)