Main Components Transmitting/Receiving Nodes: Four Xilinx Spartan IIE FPGAs Serializer/Deserializers: Four National DS92LV16’s LVDS Crossbar: One National.

Slides:



Advertisements
Similar presentations
Computer Architecture
Advertisements

MM Player Supervised by: Dr. Luai Malhis. Prepared by: Mustafa Assaf & Mahmoud Musa.
FPGA Configuration. Introduction What is configuration? – Process for loading data into the FPGA Configuration Data Source Configuration Data Source FPGA.
1 Power Management for High- speed Digital Systems Tao Zhao Electrical and Computing Engineering University of Idaho.
[ 1 ] LVDS links Servizio Elettronico Laboratori Frascati INFN - Laboratori Nazionali di Frascati G. Felici LVDS links.
R. Mittra and A. Hoenschel EMC Lab, The Pennsylvania State University, University Park, USA Some Novel Designs for RFID Antennas and.
Design & Prototyping of Hybrid Electric Vehicle Electronic Control Unit Dinçer Mehmet BAHAR Energy Institute 2008,Gebze.
E-link IP for FE ASICs VFAT3/GdSP ASIC design meeting 19/07/2011.
Physical Layer CHAPTER 3. Announcements and Outline Announcements Credit Suisse – Tomorrow (9/9) Afternoon – Student Lounge 5:30 PM Information Session.
Professor Sung-Yeul Park
Power Integrity Analysis and Optimization in the Substrate Design Harini M, Zakir H, Sukumar M.
Team Morphing Architecture Reconfigurable Computational Platform for Space.
COE 341: Data & Computer Communications (T061) Dr. Marwan Abu-Amara Chapter 1: Data Communications & Networking Overview.
Design and Development of High Performance PC Based Logic Analyzer MSc Project by Rab Nawaz Advisor: Dr. Shahid Masud.
1 High Speed Fully Integrated On-Chip DC/DC Power Converter By Prabal Upadhyaya Sponsor: National Aeronautics and Space Administration.
Aztec PC Scope Preliminary Design Review Fall 2006 Michael MasonJed Brown Andrew YoungsJosh Price.
1 Reconfigurable Systems - Conceptual Design Review.
Aztec PC Oscilloscope Michael Mason Jed Brown Josh Price Andrew Youngs.
Webtrain Decoupling Adam Kadolph EE451 Bradley University Advisors: Dr. Irwin, Dr. Schertz Design Review Presentation - Week 12 Tuesday 3/6.
SNIFFER Board for PCI-Express channel SNIFFER Board for PCI-Express channel Final Presentation Presenting: Roy Messinger Presenting: Roy Messinger.
PH4705/ET4305: A/D: Analogue to Digital Conversion
High Speed, high common mode immunity communication interface Team May12-05 Chendong Yang Mengfei Xu Advisor: Nathan Neihart Client: RBC Medical Development.
Helicopter Data Acquisition System ECE 4522 Senior Design II.
Local Asynchronous Communications. Bit-wise data transmission Data transmission requires: Encoding bits as energy Transmitting energy through medium Decoding.
PS2 Keyboard Interface Using Spartan-3 Starter Kit Board
© 2001 By Default! A Free sample background from Slide 1 Gigabit Optical Ethernet ECE 4006C – Spring 2002 – G1 Team Ryan.
Integrating Bluetooth onto LEGO Robots Andrew Jones Mike Krofcheck.
Short study of a very simple LVDS shift The Barcelone VFE chip output is CMOS, -1.65/+1.65 volt. This output is then convert into serial LVDS format. Without.
Simplex, Half Duplex & Duplex Serial & Parallel transmission Synchronous & Asynchronous Bit & Baud Rate.
1 Wireless power for mobile phones - System overview Nov 25, 2012 V1.1.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
Binary Numbers and ASCII and EDCDIC Mrs. Cueni. Data Representation  Human speech is analog because it uses continuous signals (waves) that vary in strength.
Professor: Chi-Jo Wang Student : Nguyen Thi Hoai Nam DIGITAL SIGNAL PROCESSOR AND ENERGY CONTROL.
Modern Trends in Backplane Interconnection By Ken Uemura.
Team Members: Ruichen Zhao Xhoua Lor Jen-Yuan Hsiao John Marion.
Lecture 20: Communications Lecturers: Professor John Devlin Mr Robert Ross.
Computers Are Your Future Eleventh Edition Chapter 2: Inside the System Unit Copyright © 2011 Pearson Education, Inc. Publishing as Prentice Hall1.
(More) Interfacing concepts. Introduction Overview of I/O operations Programmed I/O – Standard I/O – Memory Mapped I/O Device synchronization Readings:
University of Calcutta CBM 1 ROC Design Issues Dr. Amlan Chakrabarti, Dr. Sanatan Chattopadhyay & Mr. Suman Sau.
Computer Communication & Networks Lecture # 05 Physical Layer: Signals & Digital Transmission Nadeem Majeed Choudhary
Digitization When data acquisition hardware receives an analog signal it converts it to a voltage. An A/D (analog-to-digital) converter then digitizes.
BR 6/001 Universal Serial Bus Universal Serial Bus is a new synchronous serial protocol for low to medium speed data transmission Full speed signaling.
Univ. of TehranAdv. topics in Computer Network1 Advanced topics in Computer Networks University of Tehran Dept. of EE and Computer Engineering By: Dr.
Design studies of a low power serial data link for a possible upgrade of the CMS pixel detector Beat Meier, Paul Scherrer Institut PSI TWEPP 2008.
Guy Lemieux, Mehdi Alimadadi, Samad Sheikhaei, Shahriar Mirabbasi University of British Columbia, Canada Patrick Palmer University of Cambridge, UK SoC.
LDO or Switcher? …That is the Question Choosing between an LDO or DC/DC Converter Frank De Stasi Texas Instruments.
Class-D Garage Band Amplifier Team: Aaron Danielson, Robert Mann, Randall Newcomb, Andrew Russell Sponsor: Nigel Thompson, RT Logic Advisor: Dr. William.
The Principle of Electronic Data Serial and Parallel Data Communication Transmission Rate Bandwidth Bit Rate Parity bits.
Floyd, Digital Fundamentals, 10 th ed Digital Fundamentals Tenth Edition Floyd © 2008 Pearson Education Chapter 1.
©2008 R. Gupta, UCSD COSMOS Summer 2008 Peripheral Interfaces Rajesh K. Gupta Computer Science and Engineering University of California, San Diego.
ENGR 111 Exam 3 Review Dec. 1, Thu., 8:15-9:45pm Zachry 102 Closed book, closed notes. No calculators allowed. No teaming. Scantrons will be provided.
Group Five MSP430 Project Katy Charlton Jeremy McNutt Ben Ealey Aaron Vallance April 14, 2007.
EECS 713 Project Instructor: Prof. Allen Presented by: Chen Jia.
Compilation of Dis-/Advantages of DC-DC Conversion Schemes Power Task Force Meeting December 16 th, 2008 Katja Klein 1. Physikalisches Institut B RWTH.
Propulsiometer Instrumented Wheelchair Wheel Prepared by: Seri Mustaza (BME) Siti Nor Wahida Fauzi (BME) Ahmad Shahir Ismail (EECE) Hafizul Anwar Raduan.
J1 J3 J2 FF0FF1FF2FF3FF4FF5 DM DD System ACE DC  DC The Cartoon Guide to the ZPD.
High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D.
1 CSCD 433 Network Programming Fall 2013 Lecture 5a Digital Line Coding and other...
BER-tester for GEB board. Main components&restrictions TLK2501 serializer/deserializer/pseudo random generator Genesys FPGA development board Multiplexer.
© 2001 By Default! A Free sample background from Slide 1 Optical Ethernet Design Receiver Group G1 David Gewertz Ryan Baldwin.
Task List  Group management plan  Background studies  Link budget: optical/electrical  Build, test learning Rx board  Order components for transceiver.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
Multipoint tracker via GPS and wireless communication Jeremy Siedschlag and Jonathan Stackhouse.
Status and Plans for Xilinx Development
Power Budget Automation System Team #40 Hai Vo, Ho Chuen Tsang, Vi Tran ECE 445 Senior Design April 30 st, 2013.
Backplanes for Analog Modular Cameras EVO meeting. March 14 th,
A Wireless Local Area Network by Raymond Woodward.
1 CSCD 433 Network Programming Fall 2016 Lecture 4 Digital Line Coding and other...
I2C PROTOCOL SPECIFICATION
Panel Antenna Simulation Results Design Test Results
Presentation transcript:

Main Components Transmitting/Receiving Nodes: Four Xilinx Spartan IIE FPGAs Serializer/Deserializers: Four National DS92LV16’s LVDS Crossbar: One National SCAN90CP02 Power Supply: +12V Power Input Twelve Datel LSN DC/DC Converters Various Decoupling Capacitors Solution Low Voltage Differential Signaling (LVDS) A widely recognized standard which uses differential current direction to represent logic levels. This allows very high speed serial data to be sent through two 100 ohm matched impedance traces, using approx. 8 times less space than parallel signaling. Purpose Goal: Provide a proof of concept design and documentation that highlight the benefits of using a low-voltage differential serial communications scheme rather than standard single-ended parallel interconnect. Specifications: Transfer data at a speed of 800 Mbps from either of two transmitting nodes to either of two receiving nodes Show the stability of the system with a Bit Error Rate Test giving no errors in a 15 minute period. Deliver documentation comparing serial differential signaling and parallel single-ended signaling on the basis of power consumption and circuit board area. Reconfigurable Computing for Space Chris Canine, Cameron Dennis, Terseer Ityavyar Sponsored by Dr. Greg Donohoe, NASA, University of Idaho CAMBR The Product PCB Specifications Size: 12” W x 10.5” H Layers: Six w/ two planes Smallest Trace: 7 microns # of Components: 398 DC/DC Converters Provide efficient, point of use power conversion from +12V to required voltage. Includes enable and trim. DC/DC Converters Provide efficient, point of use power conversion from +12V to required voltage. Includes enable and trim. LVDS Crossbar Retransmits incoming data to receiving FPGAs. Can act as splitter, repeater or crossover as needed. LVDS Crossbar Retransmits incoming data to receiving FPGAs. Can act as splitter, repeater or crossover as needed. Spartan IIE FPGAs Generate the semi-random data used during the BERT and control the sending and receiving of data. Spartan IIE FPGAs Generate the semi-random data used during the BERT and control the sending and receiving of data. LCD Display Screen Allows the board to display the number of errors during the Bit Error Rate Test, or other information needed. LCD Display Screen Allows the board to display the number of errors during the Bit Error Rate Test, or other information needed. Decoupling Capacitors Provide quick, temporary energy during high power demand. Reduces effects of under-voltage situations. Decoupling Capacitors Provide quick, temporary energy during high power demand. Reduces effects of under-voltage situations. Serializer/Deserializer Serializes 16-bit parallel data and clock into a serial stream at 1.25Gbps. Also recovers data at receiver. Serializer/Deserializer Serializes 16-bit parallel data and clock into a serial stream at 1.25Gbps. Also recovers data at receiver. 3.5mA Tx Rx + 350mV - Basic LVDS communication Pros 350mV switching results in fewer power losses Differential design creates little noise and rejects outside interference Uses only two lines, no matter what the data transfer rate is Cons Matched impedance lines are more difficult to lay out when creating PCB Requires that the components used support the standard and may require component changes The team would like to thank the following people for their contributions and help: Dr. Joe Law, Dr. Herb Hess, Greg Klemesrud and John Geidl