Fabrication of Microelectronic Devices

Slides:



Advertisements
Similar presentations
Semiconductor Device Physics
Advertisements

CHAPTER 8: THERMAL PROCESS (continued). Diffusion Process The process of materials move from high concentration regions to low concentration regions,
Manufacturing, Engineering & Technology, Fifth Edition, by Serope Kalpakjian and Steven R. Schmid. ISBN © 2006 Pearson Education, Inc.,
Lecture 0: Introduction
Fabrication Laboratory
Copyright © MDIS. All rights reserved.
Machine Tools And Devices For Special Technologies Semiconductive component manufacturing Slovak University of Technology Faculty of Material Science and.
Wet Bulk Micromachining Dr. Marc Madou, Fall 2012 UCI Class 8
Photolithography Photolithography is the transfer of patterns, circuits, device structures, etc. to a substrate or wafer using light and a mask.
Integrated Circuits (ICs)
Overview of Nanofabrication Techniques Experimental Methods Club Monday, July 7, 2014 Evan Miyazono.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
R. T. HoweEECS 40 Fall 2002 Lecture 23 Authors: W. G. Oldham and R. T. Howe, University of California at Berkeley Lecture 23 Last time: –Wrap-up.
Device Fabrication Technology
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Top Side Conductor vacuum deposition Aluminum sputter deposit in Argon plasma CVC 601-sputter deposition tool.
Microelectronics & Device Fabrication. Vacuum Tube Devices Thermionic valve Two (di) Electrodes (ode)
1 Lecture 5: IC Fabrication The Transistor Revolution First transistor Bell Labs, 1948 © Rabaey: Digital Integrated Circuits 2nd.
PCB design and fabrication Lin Zhong ELEC424, Fall 2010.
ECE 424 – Introduction to VLSI Design Emre Yengel Department of Electrical and Communication Engineering Fall 2012.
ROCHESTER INSTITUTE OF TECHNOLOGY MICROELECTRONIC ENGINEERING
MEMs Fabrication Alek Mintz 22 April 2015 Abstract
Device Fabrication Example
Types of Solids Three general types 1. Amorphous ― with order only within a few atomonic and molecular dimensions (Fig. (a)) 2. Polycrystalline ― with.
ISAT 436 Micro-/Nanofabrication and Applications MOS Transistor Fabrication David J. Lawrence Spring 2001.
Z. Feng VLSI Design 1.1 VLSI Design MOSFET Zhuo Feng.
Microfabrication Nathaniel J. C. Libatique, Ph.D.
1 VLSI Fabrication Technology. Microelectronic Circuits - Fifth Edition Sedra/Smith2 Copyright  2004 by Oxford University Press, Inc. Figure A.1 Silicon.
Manufacturing Process
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
How Chips Are Made? May 21 st, Agenda Introduction How Chips are made? How Transistors are made? How Chips are made? Question and Answers.
Lecture on Integrated Circuits (ICs)
Microchip Fabrication A Practical Guide to Semiconductor Processing 半導體製程 材料科學與工程研究所 張翼 教授.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #2. Chip Fabrication  Silicon Ingots  Wafers  Chip Fabrication Steps (FEOL, BEOL)  Processing Categories 
Chris A. Mack, Fundamental Principles of Optical Lithography, (c) Figure 1.1 Diagram of a simple subtractive patterning process.
Manufacturing Processes
Why do we put the micro in microelectronics?. Why Micro? 1.Lower Energy and Resources for Fabrication 2.Large Arrays 3.Minimally Invasive 4.Disposable.
Why do we put the micro in microelectronics?. Why Micro? 1.Lower Energy and Resources for Fabrication 2.Large Arrays 3.Minimally Invasive 4.Disposable.
Integrated Circuit Devices Professor Ali Javey Summer 2009 Fabrication Technology.
Lecture 0: Introduction. CMOS VLSI Design 4th Ed. 0: Introduction2 Introduction  Integrated circuits: many transistors on one chip.  Very Large Scale.
Chapter 4 Overview of Wafer Fabrication
Microelectronic Circuits, Sixth Edition Sedra/Smith Copyright © 2010 by Oxford University Press, Inc. APPENDIX A VLSI FABRICATION TECHNOLOGY.
Copyright Prentice-Hall Chapter 29 Fabrication of Microelectromechanical Devices and Systems (MEMS)
Introduction to Wafer fabrication Process
IC Fabrication Overview Procedure of Silicon Wafer Production
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 3, slide 1 Introduction to Electronic Circuit Design.
ISAT 436 Micro-/Nanofabrication and Applications Photolithography David J. Lawrence Spring 2004.
LBSC 690 Module 2 Architecture. Computer Explosion Last week examined explosive growth of computers. What has led to this growth? Reduction in cost. Reduction.
©2008 R. Gupta, UCSD COSMOS Summer 2008 Chips and Chip Making Rajesh K. Gupta Computer Science and Engineering University of California, San Diego.
(Chapters 29 & 30; good to refresh 20 & 21, too)
1 Device Fabrication And Diffusion Overview 5 and 8 February 2016 Silicon Wafer Production-Refer to Chapter “0” Prologue Raw material ― Polysilicon nuggets.
Antenna Project in Cameron clean room Wafer preparation, conductor deposition, photolithography.
Definition History Fabrication process Advantages Disadvantages Applications.
Farooq Ahmad Shah Manufacturing of Microprocessor.
Chapter 1 Basic semiconductor properties. What is a Semiconductor? Low resistivity : 10  6  10  4  cm => conductor High resistivity : 
Photolithography Photolithography is the transfer of patterns, circuits, device structures, etc. to a substrate or wafer using light and a mask.
CHAPTER 13 Fabrication of Microelectronic and Micromechanical Devices
Nanotechnologies for Electronics
Integrated Circuits.
Prof. Jang-Ung Park (박장웅)
Etching Processes for Microsystems Fabrication
Technology advancement in computer architecture
From Sand to Electronics.
Electronics Manufacturing Processes
Process flow part 2 Develop a basic-level process flow for creating a simple MEMS device State and explain the principles involved in attaining good mask.
SILICON MICROMACHINING
CSE 87 Fall 2007 Chips and Chip Making
VLSI FABRICATION TECHNOLOGY
Presentation transcript:

Fabrication of Microelectronic Devices Chapter 28 Fabrication of Microelectronic Devices Copyright Prentice-Hall

Parts Made by Chapter 28 Processes Q18.2 (25) Point out the ball grid array in Figure 28.1. (a) A completed eight-inch wafer with completed dice. (b) A single chip in a ball-grid array (BGA) with cover removed. (c) A printed circuit board. Source: Courtesy of Intel Corporation.

Fabrication of Integrated Circuits Outline of the general fabrication sequence for integrated circuits.

Fabrication of MOS (metal-oxide semiconductor) Transistor Cross-sectional views of the fabrication of a MOS transistor. Source: After R. C. Jaeger.

Allowable Particle Size Counts for Clean Rooms Allowable particle size counts for different clean room classes.

Crystallographic Structure and Miller Indices for Silicon Crystallographic structure and Miller indices for silicon. (a) Construction of a diamond-type lattice from interpenetrating face-centered cubic-cells; one of eight penetrating cells is shown. (b) Diamond-type lattice of silicon; the interior atoms have been shaded darker than the surface atoms. (c) Miller indices for a cubic lattice.

Finishing Operations on a Silicon Ingot to Produce Wafers Finishing operations on a silicon ingot to produce wafers (a) sawing the ends off the ingot; (b) grinding of the end and cylindrical surfaces of a silicon ingot; (c) machining of a notch or flat; (d) slicing of wafers; (e) end grinding of wafers; (f) chemical-mechanical polishing of wafers.

CVD Diagrams Schematic diagrams of (a) a continuous, atmospheric-pressure CVD reactor and (b) a low-pressure CVD. Source: After S. M. Sze.

Silicon Dioxide Growth Growth of silicon dioxide showing consumption of silicon. Source: After S. M. Sze.

General Characteristics of Lithography Techniques Comparison of lithography techniques.

Spinning of Organic Coating on Wafer Spinning of an organic coating on a wafer.

Techniques of Pattern Transfer Schematic illustration of (a) wafer stepper technique to pattern transfer and (b) step-and-scan technique.

Pattern Transfer by Photolithography Pattern transfer by photolithography. Note that the mask in Step 3 can be a positive or negative image of the pattern.

Moore’s Law Illustration of Moore’s law. Source: After M. Madou.

Etching Directionality Etching directionality. (a) Isotropic etching: etch proceeds vertically and horizontally at approximately the same rate, with significant mask undercut. (b) Orientation-dependant etching (ODE): etch proceeds vertically, terminating on {111} crystal planes with little mask undercut. (c) Vertical etching: etch proceed vertically with little mask undercut. Source: Courtesy of K. R. Williams, Agilent Laboratories.

Application of Boron Etch Stop and Back Etching to Form Membrane and Orifice Application of a boron etch stop and back etching to form a membrane and orifice. Source: After Brodie, I., and Murray, J.J., The Physics of Microfabrication, Plenum Press, 1982.

Machining Profiles Associated with Dry-Etching Machining profiles associated with different dry-etching techniques: (a) sputtering; (b) chemical; (c) ion-enhanced energetic; (d) ion-enhanced inhibitor. Source: After M Madou.

Holes Generated from Square Mask Various holes generated from a square mask in: (a) isotropic (wet) etching; (b) orientation-dependant etching (ODE); (c) ODE with a larger hole; (d) ODE with a rectangular hole; (e) deep reactive-ion etching; and (f) vertical etching. Source: After M. Madou.

Interconnection of Integrated Circuit Hierarchy Connections between elements in the hierarchy for integrated circuits.

Two-Level Metal Interconnect Structures (a) Scanning electron microscope (SEM) photograph of a two-level metal interconnect. Note the varying surface topography. (b) Schematic illustration of a two-level metal interconnect structure. Source: (a) Courtesy of National Semiconductor Corporation. (b) After R. C. Jaeger.

Wire Bonds Connecting Package Leads to Die Bonding Pads (a) SEM photograph of wire bonds connecting package leads (left-hand side) to die bonding pads. (b) and (c) Detailed views of (a). Source: Courtesy of Micron Technology, Inc.

Thermosonic Welding of Gold Wires Schematic illustration of thermosonic welding of gold wires from package leads to bonding pads.

IC Packages Schematic illustration of various IC packages: (a) dual-in-line package (DIP); (b) flat, ceramic package; (c) common surface-mount configurations; (d) ball-grid arrays.

Circuit Board Structures and Features Printed circuit board structures and design features.