Florence, SDW2013 FPGA designs in the NBI generation 3 CCD controller. by Preben Nørregaard Niels Bohr Institute, Copenhagen

Slides:



Advertisements
Similar presentations
Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
Advertisements

Digital Correlated Double Sampling for ZTF Roger Smith and Stephen Kaye California Institute of Technology.
2 OPTIMOD-TV 8382 The all-digital OPTIMOD-TV 8382 Audio Processor can help you achieve excellent audio quality and loudness consistency in analog television.
January 28th, 2010Clermont Ferrand, Paul Scherrer Institut DRS Chip Developments Stefan Ritt.
LAPP electronics developments Jean Jacquemier, Yannis Karyotakis, Jean-Marc Nappa,, Jean Tassan, Sébastien Vilalte. CLIC WS 12-16/10/2009.
EXL/R3B Calorimeters- Readout from ASIC to DAQ Ian Lazarus STFC Daresbury Laboratory.
ESODAC Study for a new ESO Detector Array Controller.
Application of the SIDECAR ASIC as the Detector Controller for ACS and the JWST Near-IR Instruments Markus Loose STScI Calibration Workshop July 22, 2010.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
Astronomical Array Control & Acquisition System at NAOC Zhaowang Zhao Binxun Ye Research Labs for Astronomy National Astronomical Observatories, Chinese.
Power Distribution FPGADDR2 OEM Board Flash MEMSSDINSD3 Cameras Connector Board 1.2V1.8V5V3.3V 3.3V, 5V, 12V 15V3.3V9-36V.
Detector Array Controller Based on First Light First Light PICNIC Array Mux PICNIC Array Mux Image of ESO Messenger Front Page M.Meyer June 05 NGC High.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
Manfred Meyer & IDT & ODT 15 Okt Detectors for Astronomy 2009, ESO Garching, Okt Detector Data Acquisition Hardware Designs.
PCIe based readout U. Marconi, INFN Bologna CERN, May 2013.
CSIRO. Paul Roberts Digital Receivers SKANZ 2012 Digital Receivers for Radio Astronomy Paul Roberts CSIRO Astronomy and Space Science Engineering Development.
A compact, low power digital CDS CCD readout system.
Low Cost TDC Using FPGA Logic Cell Delay Jinyuan Wu, Z. Shi For CKM Collaboration Jan
Inter TEL62 communication M. Raggi, M. Piccini, F. Gonnella 16 th October 2013 TDAQ Working Group Meeting.
DELIVERING MICROWAVE SPECTROSCOPY TO THE MASSES: A DESIGN OF A LOW-COST MICROWAVE SPECTROMETER OPERATING IN THE GHZ FREQUENCY RANGE Amanda L. Steber.
Digital Correlated Double Sampling for ZTF Roger Smith and Stephen Kaye California Institute of Technology The digital equivalent of dual slope integration.
[1] Reference: QCam API reference manual document version Charge Coupled Device (CCD)
ISUAL Sprite Imager Electronic Design Stewart Harris.
1 Warsaw University of Technology Faculty of Electronics and Information Technology Institute of Electronic Systems HARDWARE SIMULATOR of the high-resolution.
WP4 – Optical Processing Sub-System Development Start M06, finish M30 UCC lead Plans for next 6 months: –Begin firmware/control work –Focus on initial.
Institute: ISE, group: PERG CCD USB 2.0 Camera for the Pi of The Sky Project Grzegorz Kasprowicz semester: T1EL-PE Cooperation with Soltan Institute for.
P.Vincent LPNHE-Paris for H.E.S.S. collaboraton28 th ICRC - Tsukuba - Japan - 5, August 2003 Performance of the H.E.S.S. cameras Pascal Vincent (LPNHE.
P. Earle p1 November 16, 2001Electrical SNAP Electrical Design Estimates November 16, 2001 C. Paul Earle Super Nova/Acceleration Probe.
ALICE Rad.Tolerant Electronics, 30 Aug 2004Børge Svane Nielsen, NBI1 FMD – Forward Multiplicity Detector ALICE Meeting on Rad. Tolerant Electronics CERN,
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
Institute for Nuclear Physics, University of Frankfurt 1 A concept for the MVD-DAQ C.Schrader, S. Amar-Youcef, N. Bialas, M. Deveaux, I.Fröhlich, J. Michel,
C.Schrader; Oct 2008, CBM Collaboration Meeting, Dubna, Russia R/O concept of the MVD demonstrator C.Schrader, S. Amar-Youcef, A. Büdenbender, M. Deveaux,
DCDS for roundtable Paul Jorden 10 Oct 2013 Scientific Detector Workshop, Florence e2vMatthew Bastable and others RAL Matthew Clapp and others.
Frontend of PHENIX Si pixel K. Tanida (RIKEN) FEM/DAQ meeting for PHENIX upgrade (10/24/02) Outline Overview of PHENIX Si pixel detector ALICE1 chip readout.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
Building a Decision Engine for Neutron/  Measurements FI eld-Programmable D etection.
CCD Cameras with USB2.0 & Gigabit interfaces for the Pi of The Sky Project Grzegorz Kasprowicz Piotr Sitek PERG In cooperation with Soltan Institute.
FED RAL: Greg Iles5 March The 96 Channel FED Tester What needs to be tested ? Requirements for 96 channel tester ? Baseline design Functionality.
DAQ for 4-th DC S.Popescu. Introduction We have to define DAQ chapter of the DOD for the following detectors –Vertex detector –TPC –Calorimeter –Muon.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
Design for Wide FOV Cherenkov telescope upgrading THE 2 nd WORKSHOP OF IHEP Shoushan Zhang Institute of High Energy Physics.
1 Front-End R and D in HEP (Room temperature and Cryogenic Temperature) Mains analog blocks Charge Sensitive Amplifier Shapers Buffer  ILC (DHCAL et ECAL)
BPM stripline acquisition in CLEX Sébastien Vilalte.
LAPP BI Read-out electronics Jean Jacquemier, Yannis Karyotakis, Jean-Marc Nappa,, Jean Tassan, Sébastien Vilalte. CLIC BI WS 02-03/06/2009.
Niko Neufeld, CERN. Trigger-free read-out – every bunch-crossing! 40 MHz of events to be acquired, built and processed in software 40 Tbit/s aggregated.
IB PRR PRR – IB System.
High speed signal transmission Jan Buytaert. Topics Electrical standards: CML,LVDS, SLVS Equalization. Testbench of a readout slice. Vacuum feed-throughs.
ASIC Development for Vertex Detector ’07 6/14 Y. Takubo (Tohoku university)
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
Mu3e Data Acquisition Ideas Dirk Wiedner July /5/20121Dirk Wiedner Mu3e meeting Zurich.
10/3/2003Andreas Jansson - Tevatron IPM review1 Tevatron IPM Proposed design.
H.Ohoka, H.Kubo, M.Aono, Y.Awane, A.Bamba, R.Enomoto, D.Fink, S.Gunji, R.Hagiwara, M.Hayashida, M.Ikeno, S.Kabuki, H.Katagiri, K.Kodani, Y.Konno, S.Koyama,
Digital Acquisition: State of the Art and future prospects
GEM Integrated PCB readout and cooling
LHCb Outer Tracker Electronics 40MHz Upgrade
VCS Gen4 Clarity Visual control station
“FPGA shore station demonstrator for KM3NeT”
Alternative FEE electronics for FIT.
Readout electronics for aMini-matrix DEPFET detectors
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Status of the Beam Phase and Intensity Monitor for LHCb
Evolution of S-LINK to PCI interfaces
Commodity Flash ADC-FPGA Based Electronics for an
STAR-CBM Joint Workshop Heidelberg, Physikalisches Institut
Turning photons into bits in the cold
Test and Characterisation of the e2v CCD and the
The CMS Tracking Readout and Front End Driver Testing
Readout electronics system for Laser TPC prototype
Fiber Optic Transciever Buffer
Presentation transcript:

Florence, SDW2013 FPGA designs in the NBI generation 3 CCD controller. by Preben Nørregaard Niels Bohr Institute, Copenhagen

1. 1.Controller size: 17.5 x 12.5 x 7 cm, ~1kg W total power consumption (<2Mpix/sec), 4 channels 3. 3.Full digital synthesis of clocks, 12.5 ns resolution Msamples/sec oversampling digital CDS 5. 5.Readout syncronized switch mode power supply 6. 6.Up to 8 channels and 96 clocks / controller Mbit optical link ( 32 bits ) to PCI, upgrading to 1.2Gbit link (30Mpix/s ) to PCIe 4Q Integrated control/monitoring of temperature and pressure. The Copenhagen gen. 3 array controller system design, is a result of the experience from building about 50 camera systems over a period of 20 years.

3 Digitally controlled clock driver

4 Digitally controlled CDS chain

5 Typical gain is 0.2 – 0.35 ADU/e- Typical Fullwell is 800kADU

6 Thank you