Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Prototype Design of the Front End Module (FEM) for the Silicon.

Slides:



Advertisements
Similar presentations
Sumitha Ajith Saicharan Bandarupalli Mahesh Borgaonkar.
Advertisements

July 10, 2008 PHENIX RPC review C.Y. Chi 1 RPC Front End Electronics On chamber discriminator  The strips  The CMS discriminator chips  The discriminator.
Saverio Minutoli INFN Genova 1 T1 Electronic status Electronic items involved: Anode Front End Card Cathode Front End Card Read-Out Control card Slow Control.
DDL hardware, DATE training1 Detector Data Link (DDL) DDL hardware Csaba SOOS.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
SODA: Synchronization Of Data Acquisition I.Konorov  Requirements  Architecture  System components  Performance  Conclusions and outlook PANDA FE-DAQ.
DC FEM FDR Charles E. Pancake Thomas K. Hemmick Julia Velkovska Vlad Pantuev.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
PHENIX upgrade DAQ Status/ HBD FEM experience (so far) The thoughts on the PHENIX DAQ upgrade –Slow download HBD test experience so far –GTM –FEM readout.
M. Lo Vetere 1,2, S. Minutoli 1, E. Robutti 1 1 I.N.F.N Genova, via Dodecaneso, GENOVA (Italy); 2 University of GENOVA (Italy) The TOTEM T1.
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
Frontend of PHENIX Si pixel K. Tanida (RIKEN) FEM/DAQ meeting for PHENIX upgrade (10/24/02) Outline Overview of PHENIX Si pixel detector ALICE1 chip readout.
September 8-14, th Workshop on Electronics for LHC1 Channel Control ASIC for the CMS Hadron Calorimeter Front End Readout Module Ray Yarema, Alan.
June 3, 2005H Themann SUSB Physics & Astronomy 1 Phenix Silicon Pixel FEM S. Abeytunge C. Pancake E. Shafto H. Themann.
HBD FEM the block diagram preamp – FEM cable Status Stuffs need to be decided….
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
LANL FEM design proposal S. Butsyk For LANL P-25 group.
Update on the HBD Craig Woody BNL DC Meeting June 8, 2005.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
HBD FEM Overall block diagram Individual building blocks Outlook ¼ detector build.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
A PCI Card for Readout in High Energy Physics Experiments Michele Floris 1,2, Gianluca Usai 1,2, Davide Marras 2, André David IEEE Nuclear Science.
EUDRB: the data reduction board of the EUDET pixel telescope Lorenzo Chiarelli, Angelo Cotta Ramusino, Livio Piemontese, Davide Spazian Università & INFN.
First ideas for the Argontube electronics Shaper, simulations Block Diagram for analog path Delta Code Data Reduction Bus system, Controller Max.
Annual Review Cern -June 13th, 2006 F. Loddo I.N.F.N. Bari RPC Electronics: Technical Trigger Flavio Loddo I.N.F.N. Bari On behalf of the RPC-Trigger group.
Rome 4 Sep 04. Status of the Readout Electronics for the HMPID ALICE Jose C. DA SILVA ALICE.
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Xiangming Sun1PXL Sensor and RDO review – 06/23/2010 STAR XIANGMING SUN LAWRENCE BERKELEY NATIONAL LAB Firmware and Software Architecture for PIXEL L.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
TELL-1 and TDC board: present status and future plans B. Angelucci, A. Burato, S. Venditti.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
1 The PHENIX Muon Identifier Front End Electronics Andrew Glenn (University of Tennessee), for the PHENIX collaboration Andrew Glenn 5/1/01 April APS Meeting.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
December 14, 2006Anuj K. Purwar1 Design proposal for Read Out Card (ROC) Anuj K. Purwar December 14, 2006 Nevis Meeting.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Performance of Programmable Logic Devices (PLDs) in read-out of high speed detectors Jack Fried INSTRUMENTATION DIVISION PLD ? PLD ? Muon Tracker PLD Muon.
20 Out-panel Overview Crate-based (VME 9U) architecture. 4 crates for entire MUID system: –North Horizontal, North Vertical, South Horizontal, South Vertical.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
Connector Differential Receiver 8 Channels 65 MHz 12 bits ADC FPGA Receive/buffer ADC data Format triggered Events Generate L1 Primitives Receive timing.
Progress report of new PHENIX pilot chip Hiroyuki Kano (RIKEN) 1. Overview 2. Digital pilot ASIC and test board 3. Functionalities and test result 4. GOL.
A Super-TFC for a Super-LHCb (II) 1. S-TFC on xTCA – Mapping TFC on Marseille hardware 2. ECS+TFC relay in FE Interface 3. Protocol and commands for FE/BE.
High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D.
STAR Pixel Detector readout prototyping status. LBNL-IPHC-06/ LG22 Talk Outline Quick review of requirements and system design Status at last meeting.
Pixel Atsushi Taketani RIKEN RIKEN Brookhaven Research Center 1.Overview of Pixel subsystem 2.Test beam 3.Each Components 4.Schedule 5.Summary.
.1PXL READOUT STAR PXL READOUT requirement and one solution Xiangming Sun.
11 th April 2003L1 DCT Upgrade FDR – TSF SessionMarc Kelly University Of Bristol On behalf of the TSF team Firmware and Testing on the TSF Upgrade Marc.
M. Adinolfi – University of Oxford – MAPMT Workshop – Imperial College 27 June Status of the PINT chip M. Adinolfi University of Oxford.
Amsterdam, Oct A. Cotta Ramusino, INFN Ferrara 1 EUDRB: status report and plans for interfacing to the IPHC’s M26 Summary: EUDRB developments.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
FPGA based signal processing for the LHCb Vertex detector and Silicon Tracker Guido Haefeli EPFL, Lausanne Vertex 2005 November 7-11, 2005 Chuzenji Lake,
October 12th 2005 ICALEPCS 2005D.Charlet The SPECS field bus  Global description  Module description Master Slave Mezzanine  Implementation  Link development.
PC-based L0TP Status Report “on behalf of the Ferrara L0TP Group” Ilaria Neri University of Ferrara and INFN - Italy Ferrara, September 02, 2014.
The Data Handling Hybrid Igor Konorov TUM Physics Department E18.
DHH at DESY Test Beam 2016 Igor Konorov TUM Physics Department E18 19-th DEPFET workshop May Kloster Seeon Overview: DHH system overview DHE/DHC.
The Data Handling Hybrid
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
LHC1 & COOP September 1995 Report
The Data Handling Hybrid
Iwaki System Readout Board User’s Guide
Hall A Compton Electron detector overview
Sheng-Li Liu, James Pinfold. University of Alberta
VELO readout On detector electronics Off detector electronics to DAQ
NA61 - Single Computer DAQ !
RPC Front End Electronics
New DCM, FEMDCM DCM jobs DCM upgrade path
Multi Chip Module (MCM) The ALICE Silicon Pixel Detector (SPD)
Presentation transcript:

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Prototype Design of the Front End Module (FEM) for the Silicon Pixel Vertex Tracker in the PHENIX Experiment Sanjee Abeytunge Department of Physics and Astronomy Stony Brook University Stony Brook, New York. September 7, 2004

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Topics of Discussion ALICE1LHCB readout chip and its format Data Simulator Drift Chamber FEM and the Interface board Test Setup Results Outlook Conclusions and Issues

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York ALICE1LHCB readout chip Each chip reads 32 x 256 pixels Registers “hit” pixels; each pixel is a bit. Readout 32 x 256 bits at 10 MHz 8 chips (½ ladder ) are controlled and read out by the Pilot MCM Upon trigger Pilot MCM initiates readout of 8 chips sequentially on a 32-bit bus GOL allows transmission of 16-bit 40 MHz GOL transmits via G-Link

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York ALICE1LHCB Format – according to the document available 100 ns long frames Each frame – 2 control words, 2 data words (16- bit wide) When there is no data – Idle frames ( 2 control words, 2 no data words) Bit specification identifies the event #, chip, first_word, last_word, fast_or etc.

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York ALICE Data Transmission Principle

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Bit Configuration for Cycles & Frames cavdav In every frameOnly Event Word frame“hit” Word frame

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Synchronizing Pilot MCM to the Link Receiver Pilot MCM near the detector; Link receiver in the control room; needs synchronization Link receiver must identify the different cycles Two step process to synchronize: 1) Synch Pilot MCM to the Link Receiver 2) Synch Link receiver to the proper data block

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Synch Pilot MCM to the Link Receiver Pilot near the detector; Receiver near the control room Identify slots with two control bits available in the G-Link protocol These two bits provide following signals: cav – Active when a control word available Active during slot 0 dav – Active when a data word available Active during slot 1a and slot 1b

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Synch Link receiver to the proper data block Identify the first_word signal : Activate bit 28 & 29 during slot0-cycle0 Identify the last_word signal : Activate bit 26 & 27 during slot0-cycle0 fast_or signal: Activated if at least one pixel has been “hit”

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Data Simulator (DS) Use National Instrument’s NI pattern generator modules Use two modules: –One to simulate the “hit” data –One to simulate the cav & dav signals Use LabVIEW to talk to the generators Provide clock and trigger from the interface board FEM-DS Use “stepped trigger” mode External Trigger External Clock Digital Data Out SHC50-68 cable

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Data Simulator and FEM-DS flow diagram 16 bits FEM-DS Board LabVIEW PXI 8175 Controller NI 5411 Pattern Gen 1 NI 5411 Pattern Gen 1 Clock / Trigger

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York 32-bit word 16 bits Our Input File in Frame format 3 Idle Frames In stepped trigger mode 1 st 8 16-bit words are repeated until another trigger is received E V E N T D AT A 1 CONTROLWORDCONTROLWORD D AT A 2 D AT A 3 D AT A 4 Event Word Frame First “hit” Word Frame Includes real data from the first two data words CONTROLWORDCONTROLWORD CONTROLWORDCONTROLWORD N O D AT A N O D AT A CONTROLWORDCONTROLWORD C O NT R OL W O R D N O D AT A N O D AT A CONTROLWORDCONTROLWORD CONTROLWORDCONTROLWORD N O D AT A N O D AT A CONTROLFIRSTWORDCONTROLFIRSTWORD CONTROLWORDCONTROLWORD E V E N T D AT A CONTROLWORDCONTROLWORD CONTROLWORDCONTROLWORD CONTROLWORDCONTROLWORD C O N T R O L LA S T W O R D D AT A 5 1 D AT A Last Word Frame Includes real data from the last two data words CONTROLWORDCONTROLWORD bit words

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Bits and Data Input File It’s a 16-bit word Use the bit specs used by ALICE1LHCB A bit ‘on’ is 1, and a bit ‘off’ is 0 Convert the binary number to decimal number Program it into the input file

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Input Data File and the Input cav/dav File Remember we use the 2 nd pattern generator for cav/dav – 16 bits available Only two bits are needed – one for cav and another for dav Use bit 1 (10) for dav and bit 2 (100)for cav This means, program 2 for dav and 4 for cav for every Data Word & Control Word

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Drift Chamber FEM and the Interface board Use DC FEM to connect to the PHENIX DAQ Use an interface board to translate data from the data simulator into a format the DC FEM expects

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Block Diagram of the DC FEM

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York FEM-DS Interface Board Purpose: –Separate Control Words and “hit” Data Words. –Buffer data coming in at 20 MHZ and send out at 40 MHz. Receives timing, control and reset signals from the FEM Transmits trigger and clock to the DS Receives input data ( “hit” Data and cav/dav) from the DS Transmits “hit” Data to the FEM

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York FEM-DS Board Futurebus Connectors JTAG Conector EE-Prom Power In +5V Power-On Reset Fuse +3.3V Vol Regulator Low Profile Connectors +2.5V Vol Regulator FPGA Jumper LVPECL to LVTTL converter FEM or GTM Clk & Trig Selector Limo Conectors 50  Line Driver Trigger Out BNC Connectors Clock Out BNC Connectors General I/O Connector

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Control Signals Signals to the FEM_DS: –40 MHz clock (from FEM). –Collect_Data signal (from FEM) tells the FEM-DS to tell the generator to initiate pattern generation. –Read_Data signal (from FEM) tells the FEM-DS to start sending the data. Signals from the FEM-DS: –Trigger (Collect_Data) (to DS) –40MHz clock (to DS)

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Test Setup Includes key components of the PHENIX readout system – FEM, DCM & GTM FEM-DS interface board Data simulator

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Clock/Trig,Readout Control,Mode-bits etc. Data_Trigger( Collect_Data) 40 MHzClock 16 bitDataWords2 bitsfor cav / dav Data Simulator (DS) bit Data Frames bit Idle Frames bit Event Frame =1040 Words NI5411 Module bit cav Words bit dav Words =1040 Words NI5411 Module 1 PC LabVIEW Interface PXI 8175Controller 16 bit Data Words + 2bits for first / last words 40 MHz Clock Read_Data Collect_Data FEM-DS Board 514 Data Words 1040cav/dav Words control Words header Data Words + trailer G-Link Receiver Initialization/Status GTM PC G-Link Tranmitter FEM G-Link Tranmitter G-Link Receiver ARCNet FIFO Data-flow FPGA LOGIC ANALYZER 514 word data stream cav, dav and fastor can be used for timing analysis of Data Words FEM

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Test Setup ENDAT / Clock Data_Trig / Clock Read Data Collect_Data / Clock Data cav/dav Data “hit” Data GTM Simulator Board DCM Simulator Board FEMFEM-DS Board Data Simulator Logic Analyzer

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Measurement for full readout cycle µs Fill frames for synch CollectData Data at DCM Read_Data Time needed to read 514 words

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York First “hit” Data Words Data 4Data 3Data 2 Event Numbers and 1 st word indication Beam Clk Counter Data 1

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York End of the transmission Data 512 and Last word indication Data 511 and Last word indication Parity Word User Word all zeros Status User Word

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Outlook Bring chip test board and readout cards to SB Learn to operate the system Develop the FEM prototype

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Issues Optical Rx/Tx from/to detector needs clarification due to lack of documentation. Should be resolved when chip & readout system available. G-Link replacement must have higher bandwidth –2 chips: 2 x (2 x 256) = bit words –½ ladder: 2chips x 4 = bit words 40 MHz approximate readout time 120 µs –Need to transfer at a higher rate to avoid bottle neck –Full ladder readout time ~ 240 µs –Approximately factor of 5 increase in transmission bandwidth ArcNet – PHENIX decision

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Conclusions 256 pairs of 16-bit data words were read out in ~ 30 µs Equivalent to reading out bit data words from one ALICE1LHCB chip Next phase of the prototype design of the FEM would be to readout 8 ALICE1LHCB chips, or ½ ladder within the time restrictions set by PHENIX

Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Acknowledgements Many thanks to –Axel Drees –Chuck Pancake