Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 KEEE 4426 VLSI WEEK 4 CHAPTER 1 MOS Capacitors (PART 3) CHAPTER 1 1.4 MOS Capacitance.

Slides:



Advertisements
Similar presentations
Agenda Semiconductor materials and their properties PN-junction diodes
Advertisements

6.1 Transistor Operation 6.2 The Junction FET
P-N JUNCTION.
6.4.3 Effect of real surfaces Departure from the ideal case is due to Work function difference between the doped polysilicon gate and substrate The inevitably.
The Semiconductor in Equilibrium (A key chapter in this course)
Chapter 6 The Field Effect Transistor
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
Lecture 11: MOS Transistor
Introduction to VLSI Circuits and Systems, NCUT 2007 Chapter 6 Electrical Characteristic of MOSFETs Introduction to VLSI Circuits and Systems 積體電路概論 賴秉樑.
Metal Semiconductor Field Effect Transistors
Lecture 15 OUTLINE MOSFET structure & operation (qualitative)
Metal-Oxide-Semiconductor (MOS)
Lecture 10: PN Junction & MOS Capacitors
Spring 2007EE130 Lecture 32, Slide 1 Lecture #32 OUTLINE The MOS Capacitor: Capacitance-voltage (C-V) characteristics Reading: Chapter 16.4.
MatE/EE 1671 EE/MatE 167 Diode Review. MatE/EE 1672 Topics to be covered Energy Band Diagrams V built-in Ideal diode equation –Ideality Factor –RS Breakdown.
Characterisation and Reliability Testing of THz Schottky Diodes Chris Price University of Birmingham, UK
Spring 2007EE130 Lecture 30, Slide 1 Lecture #30 OUTLINE The MOS Capacitor Electrostatics Reading: Chapter 16.3.
Chapter 4. MOS Systems Total 3 hours.. The Adventure of Carriers The description must now borrow a picture from the classical books of adventure. To place.
EE105 Fall 2007Lecture 16, Slide 1Prof. Liu, UC Berkeley Lecture 16 OUTLINE MOS capacitor (cont’d) – Effect of channel-to-body bias – Small-signal capacitance.
MOS Capacitors ECE Some Classes of Field Effect Transistors Metal-Oxide-Semiconductor Field Effect Transistor ▫ MOSFET, which will be the type that.
EE415 VLSI Design The Devices: Diode [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Semiconductor Devices III Physics 355. Transistors in CPUs Moore’s Law (1965): the number of components in an integrated circuit will double every year;
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
ECE 342 Electronic Circuits 2. MOS Transistors
EXAMPLE 8.1 OBJECTIVE To determine the time behavior of excess carriers as a semiconductor returns to thermal equilibrium. Consider an infinitely large,
Chapter 3 Solid-State Diodes and Diode Circuits
Norhayati Soin 06 KEEE 4426 WEEK 7/1 6/02/2006 CHAPTER 2 WEEK 7 CHAPTER 2 MOSFETS I-V CHARACTERISTICS CHAPTER 2.
EXAMPLE 10.1 OBJECTIVE Solution
OXIDE AND INTERFACE TRAPPED CHARGES, OXIDE THICKNESS
EXAMPLE 6.1 OBJECTIVE Fp = 0.288 V
Norhayati Soin 06 KEEE 4426 WEEK 3/2 13/01/2006 KEEE 4426 VLSI WEEK 3 CHAPTER 1 MOS Capacitors (PART 2) CHAPTER 1.
Chapter 4 Field-Effect Transistors
ENE 311 Lecture 9.
© 2012 Eric Pop, UIUCECE 340: Semiconductor Electronics ECE 340 Lecture 30 Metal-Semiconductor Contacts Real semiconductor devices and ICs always contain.
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
NMOS PMOS. K-Map of NAND gate CMOS Realization of NAND gate.
ECE 4339 L. Trombetta ECE 4339: Physical Principles of Solid State Devices Len Trombetta Summer 2007 Chapters 16-17: MOS Introduction and MOSFET Basics.
Norhayati Soin 06 KEEE 4426 WEEK 3/1 9/01/2006 KEEE 4426 VLSI WEEK 3 CHAPTER 1 MOS Capacitors (PART 1) CHAPTER 1.
Junction Capacitances The n + regions forms a number of planar pn-junctions with the surrounding p-type substrate numbered 1-5 on the diagram. Planar junctions.
Lecture 18 OUTLINE The MOS Capacitor (cont’d) – Effect of oxide charges – Poly-Si gate depletion effect – V T adjustment Reading: Pierret ; Hu.
Structure and Operation of MOS Transistor
Lecture 18 OUTLINE The MOS Capacitor (cont’d) – Effect of oxide charges – V T adjustment – Poly-Si gate depletion effect Reading: Pierret ; Hu.
EXAMPLE 4.1 OBJECTIVE Solution Comment
MOSFET Current Voltage Characteristics Consider the cross-sectional view of an n-channel MOSFET operating in linear mode (picture below) We assume the.
CHAPTER 6: MOSFET & RELATED DEVICES CHAPTER 6: MOSFET & RELATED DEVICES Part 2.
CHAPTER 4: P-N JUNCTION Part I.
Introduction to semiconductor technology. Outline –6 Junctions Metal-semiconductor junctions –6 Field effect transistors JFET and MOS transistors Ideal.
MOS Capacitor Picture.
© 2012 Eric Pop, UIUCECE 340: Semiconductor Electronics ECE 340 Lecture 38 MOS capacitor Threshold Voltage Inversion: at V > V T (for NMOS), many electrons.
Integrated Circuit Devices
Metal-oxide-semiconductor field-effect transistors (MOSFETs) allow high density and low power dissipation. To reduce system cost and increase portability,
MOS capacitor before joining The metallic gate may be replaced with a heavily doped p+ polysilicon gate. The Fermi energy levels are approximately at.
President UniversityErwin SitompulSDP 11/1 Lecture 11 Semiconductor Device Physics Dr.-Ing. Erwin Sitompul President University
The MOS capacitor. (a) Physical structure of an n+-Si/SiO2/p-Si MOS capacitor, and (b) cross section (c) The energy band diagram under charge neutrality.
MOS CAPACITOR Department of Materials Science & Engineering
CHAPTER 6: MOSFET & RELATED DEVICES CHAPTER 6: MOSFET & RELATED DEVICES Part 1.
Extraction of Doping Profile in Substrate of MNOS capacitor Using Fast Voltage Ramp Deep Depletion C-V method.
Revision CHAPTER 6.
Lecture 17 OUTLINE The MOS Capacitor (cont’d) Small-signal capacitance
ECE574 – Lecture 3 Page 1 MA/JT 1/14/03 MOS structure MOS: Metal-oxide-semiconductor –Gate: metal (or polysilicon) –Oxide: silicon dioxide, grown on substrate.
Lecture 16 ANNOUNCEMENTS OUTLINE MOS capacitor (cont’d)
Lecture 17 OUTLINE The MOS Capacitor (cont’d) Small-signal capacitance
Lecture 17 OUTLINE The MOS Capacitor (cont’d) Small-signal capacitance
Sung June Kim Chapter 16. MOS FUNDAMENTALS Sung June Kim
EXAMPLE 7.1 BJECTIVE Determine the total bias current on an IC due to subthreshold current. Assume there are 107 n-channel transistors on a single chip,
Modern Semiconductor Devices for Integrated Circuits (C. Hu)
Conduction of Electricity in Solids
Semiconductor Physics
PN-JUNCTION.
Chapter 3 Solid-State Diodes and Diode Circuits
Presentation transcript:

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 KEEE 4426 VLSI WEEK 4 CHAPTER 1 MOS Capacitors (PART 3) CHAPTER MOS Capacitance

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ INTRODUCTION

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 provide a wealth of information about the structure which is of direct interest when one evaluates an MOS process. Capacitance voltage measurements of MOS capacitor structure MOS structure is simple to fabricate the technique is widely used.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 To understand capacitance-voltage measurements : one must first be familiar with the frequency dependence of the measurement. This frequency dependence occurs primarily in inversion since a certain time is needed to generate the minority carriers in the inversion layer. Thermal equilibrium is therefore not obtained immediately

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Quasi-static measurement maintains thermal equilibrium at all times. C is the difference in charge divided by the difference in gate voltage while the capacitor is in equilibrium at each voltage. A typical measurement is performed with an electrometer which measured the charge added per unit time as one slowly varies the applied gate voltage. Capacitance (C) voltage (V) measurements low frequency measurement high frequency measurement obtained from a small signal C measurement at high frequency. The gate voltage is varied slowly to obtain the C versus voltage. the charge in the inversion layer does not change from the equilibrium value corresponding to the applied DC voltage. The high frequency C therefore reflects the charge variation in the depletion layer and the (rather small) movement of the inversion layer charge.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 MOS C-V Characteristics(1)

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 MOS C-V Characteristics(1)

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 MOS C-V Characteristics(1)

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ SIMPLE CAPACITANCE MODEL

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Accumulation

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 (mc11) 2 Basic assumptions for simple model use the full depletion approximation V G < V TH inversion layer charge = zero V G > V TH inversion layer charge changes linearly with V G

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Accumulation In accumulation there is no depletion layer. The remaining capacitor is the oxide capacitance, C ox so that the capacitance equals:

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Depletion(1) The MOS structure is treated as consisting of a series connection of two capacitors: (i)oxide capacitance, C ox (ii) depletion layer capacitance, C dep XdXd Area, assume = 1

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Depletion(2) where x d is the variable depletion layer width which is calculated from: In order to find the capacitance corresponding to a specific value of the gate voltage we also need to use the relation between the potential across the depletion region and the gate voltage, given by: for

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Depletion(3)

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Inversion In inversion the capacitance becomes independent of the gate voltage. The low frequency capacitance equals the oxide capacitance since charge is added to and from the inversion layer in a low frequency measurement. The high frequency capacitance is obtained from the series connection of the oxide capacitance and the capacitance of the depletion layer having its maximum width, x d,max. The capacitances are given by: (1.4.5)

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 Low frequency MOS capacitance exact solution for the low frequency capacitance (solid line) low and high frequency capacitance obtained with the simple model (dotted lines). The red square indicates the flatband voltage and capacitance, while the green square indicates the threshold voltage and capacitance. N a = cm -3 and t ox = 20 nm.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Flat band capacitance The flat band capacitance of the MOS structure at flatband is obtained by calculating the series connection of the oxide capacitance and the capacitance of the semiconductor, yielding : ( where LD is called the Debye length

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Deep depletion capacitance Deep depletion Occurs in an MOS capacitor when measuring the high-frequency capacitance while sweeping the gate voltage "quickly". Quickly here means that the gate voltage must be changed fast enough so that the structure is not in thermal equilibrium. When ramping the voltage from flatband to threshold and beyond, the inversion layer is not or only partially formed as the generation of minority carriers can not keep up with the amount needed to form the inversion layer. The depletion layer therefore keeps increasing beyond its maximum thermal equilibrium value, x dd resulting in a capacitance which further decreases with voltage

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Deep depletion capacitance(2) The time required to reach thermal equilibrium when abruptly biasing the MOS capacitor at a voltage larger then the threshold voltage can be estimated by taking the ratio of the total charge in the inversion layer to the thermal generation rate of minority carriers.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Deep depletion capacitance(3) In silicon MOS structures one finds that the occurance of deep depletion can be linked to the minority carrier lifetime: while structures with a long (0.1 ms) lifetime require a few seconds to reach thermal equilibrium which results in a pronounced deep depletion effect at room temperature, structures with a short (1μ ms) lifetime do not show this effect. Carrier generation due to light will increase the generation rate beyond the thermal generation rate which we assumed above and reduce the time needed to reach equilibrium. Deep depletion measurements are therefore done in the dark.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Experimental results and comparison with theory(1) Low frequency (quasi-static) and high frequency capacitance of an MOS capacitor. Shown are, from top to bottom, the low frequency capacitance measured in the presence of ambient light (top curve), the low frequency capacitance measured in the dark, the high frequency capacitance measured in the presence of ambient light and the high frequency capacitance measured in the dark (bottom curve). The MOS parameters are Na = 4 x 1015 cm -3 and tox = 80 nm. The device area is cm 2

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Experimental results and comparison with theory(2) Issues when measuring the capacitance should measure the devices in the dark; the presence of light causes carrier generation in the capacitor which affects the measured capacitance. avoid the deep depletion effects such as the initial linearly varying capacitance of the high frequency capacitance measured in the dark on the above figure (bottom curve). The larger the carrier lifetime, the slower the voltage is to be changed to avoid deep depletion.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Non-Ideal effects in MOS capacitors(1) Non-ideal effects fixed charge can be identified by performing a capacitance-voltage measurement. Fixed charge in the oxide simply shifts the measured curve. A positive fixed charge at the oxide-semiconductor interface shifts the flatband voltage by an amount which equals the charge divided by the oxide capacitance. The shift reduces linearly as one reduces the position of the charge relative to the gate electrode and becomes zero if the charge is located at the metal- oxide interface. A fixed charge is caused by ions which are incorporated in the oxide during growth or deposition. Surface charge charge in surface states.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Non-Ideal effects in MOS capacitors(2) Fixed charge in the oxide simply shifts the measured curve. A positive fixed charge at the oxide-semiconductor interface shifts the flat band voltage by an amount which equals the charge divided by the oxide capacitance. The shift reduces linearly as one reduces the position of the charge relative to the gate electrode and becomes zero if the charge is located at the metal-oxide interface. A fixed charge is caused by ions which are incorporated in the oxide during growth or deposition.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Non-Ideal effects in MOS capacitors(3) The flatband voltage shift due to mobile charge is described by the same equation as that due to fixed charge. However the measured curves differ since a positive gate voltage causes mobile charge to move away from the gate electrode, while a negative voltage attracts the charge towards the gate. This causes the curve to shift towards the applied voltage. One can recognize mobile charge by the hysteresis in the high frequency capacitance curve when sweeping the gate voltage back and forth. Sodium ions incorporated in the oxide of silicon MOS capacitors are known to yield mobile charge. It is because of the high sensitivity of MOS structures to a variety of impurities that the industry carefully controls the purity of the water and the chemicals used.

Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/ Non-Ideal effects in MOS capacitors(4) Charge due to electrons occupying surface states also yields a shift in flat band voltage. However as the applied voltage is varied, the fermi energy at the oxide-semiconductor interface changes also and affects the occupancy of the surface states. The interface states cause the transition in the capacitance measurement to be less abrupt. The combination of the low frequency and high frequency capacitance allows to calculate the surface state density. This method provides the surface state density over a limited (but highly relevant) range of energies within the bandgap. Measurements on n-type and p-type capacitors at different temperatures provide the surface state density throughout the bandgap.