Charge Measurement Using Commercial Devices Jinyuan Wu, Zonghan Shi For CKM Collaboration. Jan. 2003.

Slides:



Advertisements
Similar presentations
Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
Advertisements

What is Arduino?  Arduino is a ATMEL 168 micro-controller kit designed specially for small projects  User friendly IDE(Integrated Development Environment)
Analog-to-Digital Converter (ADC) And
Chapter 10 Analog Integrated Circuits The 741 OP-AMP Introduction.
Digital to Analog and Analog to Digital Conversion
5/4/2006BAE Analog to Digital (A/D) Conversion An overview of A/D techniques.
1 ADC – Analog to Digital Converter and PWM Waveform Generation with EZDSP2812 Professor: Chen, Pei-Chung 陳 沛 仲 Student: Thanh-Nhan Nguyen 阮 誠 仁 2008,
WIMS Capstone Proposal DSP Demo Abigail Fuentes Rivera Esteban Valentin Lugo Michael Ortiz Sanchez ICOM 5047 Prof Nayda Santiago.
ADC and TDC Implemented Using FPGA
Analogue to Digital Conversion
Integrated Tests of a High Speed VXS Switch Card and 250 MSPS Flash ADC Hai Dong, Chris Cuevas, Doug Curry, Ed Jastrzembski, Fernando Barbosa, Jeff Wilson,
Analog Devices FMCOMMS1-EBZ WINLAB – Rutgers University Date : April 22, 2013 Authors : Prasanthi Maddala,
Momentum Measurement Card Project supervised by: Mony Orbach Project performed by: Hadas Preminger, Uri Niv.
AMC – Adaptive Mirror Controller Project supervised by: Mony Orbach Project performed by: Koren Erez, Turgeman Tomer Project supervised by: Mony Orbach.
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 26/4/2004 Multi-channel Data Acquisition System Final_A Presentation.
Frequency to Voltage Converter and Voltage to Frequency Converter Where an instrumentation system is based mainly on capturing voltage signals (analogue.
A compact, low power digital CDS CCD readout system.
Low Cost TDC Using FPGA Logic Cell Delay Jinyuan Wu, Z. Shi For CKM Collaboration Jan
Spring semester (4/2009) High Speed Signal Processing Board Design By: Nir Malka, Lior Rom Instructor: Mike Sumszyk הטכניון - מכון טכנולוגי לישראל הפקולטה.
FPGA for Underwater Communication Pradyumna (Prad) Kadambi Mentor: Cody Youngbull April 13, 2015.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
ISUAL Spectrophotometer Electronics C. Ingraham. 2NCKU UCB Tohoku CDR 9 July, 2001 Spectrophotometer Electronics C. Ingraham SP Electronics Functions.
Part A Presentation High Speed Digital Signal Lab Students: Lotem Sharon Yuval Sela Instructor : Ina Rivkin.
Zero Crossing Detector
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
EDA385 Project Presentation The Sound Disguiser. Overview Sample input audio Read input from the rotary encoder Process the audio due to choosen mode.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
Data Handling Stephen Kaye Caltech Data Format in Pipeline 16 Bit data from ADC FPGA combines multiple conversions (subtract 5 reset, add.
Data acquisition system for the Baikal-GVD neutrino telescope Denis Kuleshov Valday, February 3, 2015.
C.Schrader; Oct 2008, CBM Collaboration Meeting, Dubna, Russia R/O concept of the MVD demonstrator C.Schrader, S. Amar-Youcef, A. Büdenbender, M. Deveaux,
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
SIGNAL INGEST IN UNCOMPROMISING, LINEAR VIDEO ARCHIVING: PITFALLS, LOOPHOLES AND SOLUTIONS Franz Pavuza Phonogrammarchiv Vienna.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
COMADC Board and Etc. Jinyuan Wu For CKM Collaboration.
Charge Measurement Using Commercial Devices Jinyuan Wu, Zonghan Shi For CKM Collaboration. Jan
Beam diagnostics developments at LAPP: Digital part CTF3 Collaboration Meeting Louis Bellier, Richard Hermel, Yannis Karyotakis, Jean Tassan,
Intensity measurements using TRIC Juan Carlos Allica On behalf of: M. Andersen, D. Belohrad, L. Jensen, F. Lenardon, A. Monera, L. Søby 1.
B. Hall 17 Aug 2000BTeV Front End Readout & LinksPage 1 BTeV Front End Readout & Links.
HBD/TPC Electronics Status Works done to for a)Prototype detector readout b)Understand packing density and heat loading issues c)Address the overall system.
PSI - 11 Feb Status of the electronic systems of the MEG Experiment.
High Speed Digital Systems Lab Spring/Winter 2010 Project definition Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of an A/D.
Current Knowledge on CKM Front-end Electronics M. Bowden, K. Bowie, M. Campbell, P. Cooper, S. Hansen, B. Haynes, A.Inyakin, M. Kozlovsky, K. Nelson,
BPM stripline acquisition in CLEX Sébastien Vilalte.
Bar code scanner Department of Computer Engineering, M.S.P.V.L. Polytechnic College, Pavoorchatram.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
4 BIT ADC BIT STREAM THE SOUND IS MEASURED (SAMPLED) AT REGULAR INTERVALS AND GIVEN A VALUE FROM 0 TO 15. THIS BINARY VALUE IS SENT TO A PARALLEL TO SERIAL.
Current Status of RICH LVL-1 Trigger Module Takashi Matsumoto and Ken Oyama Presentation Outline Topics Geometry of Trigger Tile Required function of RICH.
Mircea Bogdan Chicago, Oct. 09, BIT, 500 MHz ADC Module for the KOTO Experiment The University of Chicago.
Sampling. Introduction  Sampling refers to the process of converting a continuous, analog signal to discrete digital numbers.
Digitization at Feed Through Wu, Jinyuan Fermilab Feb
 13 Readout Electronics A First Look 28-Jan-2004.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
ARDUINO BASED AUTOMATIC TEMPERATURE BASED FAN SPEED CONTROLLER
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
B.Sc. Thesis by Çağrı Gürleyük
DOR(OS) integration status and plans Jakub Olexa, Marek Gasior
Iwaki System Readout Board User’s Guide
DCH FEE 28 chs DCH prototype FEE &
A Readout Electronics System for GEM Detectors
Ongoing R&D in Orsay/Saclay on ps time measurement: a USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton (LAL Orsay), E.Delagnes (CEA/IRFU) Séminaire.
A First Look J. Pilcher 12-Mar-2004
Simple ADC structures.
LCLS Timing Outline Scope The order of things
Lesson 8: Analog Signal Conversion
Digital Control Systems Waseem Gulsher
Commodity Flash ADC-FPGA Based Electronics for an
LCLS Timing Outline Scope The order of things
The LHCb Front-end Electronics System Status and Future Development
quadEM: New Beam Position Monitor & Electrometer Hardware and Software
Presentation transcript:

Charge Measurement Using Commercial Devices Jinyuan Wu, Zonghan Shi For CKM Collaboration. Jan. 2003

Introduction PMT Q AD6644 FPGA Integrator HP1662C

AD6644 FPGA Integrator(1) AD8055 Input Pulse EPC2LC20 Integrator (2) OPA660 To Analyzer The Circuit Board Optical receiver SLC-25-4 Transceiver TLK1501

All test equipments

Outline AD6644. Integrator circuit (1). ADC output. Optical Transmission. Integrator circuit (2).

Commercial ADC: AD6644 The AD6644 is a high speed, high- performance, monolithic 14-bit analog- to-digital converter. Current FPGA technology is used in our tests. The sample rate in our tests is 35 MHz or the sample time is 28.5ns. The guaranteed sample rate is 65 MSPS.

Integrator for ADC [1] +2.5V GND Input Pulse 100pf 36.5k _ + AD OUTPUT The output will send to AD6644 as a input signal. It is a traditional integrator. T=RC=36.5k x 100pf=3.65us=128 x 28.5ns

Input Pulse Output

Input Pulse Output

Digital Process of AD6644 Output Using FPGA hardware to find charge. ADCADCQ SUB ABS OR AND Higher Bits DIFF D D Simple Zero Suppression Algorithm = Charge

DIFF = Charge ADCQ Data from HP 1662C Logic Analyzer

ADCQ

Charge

The Stability of AD D ABS EN R (RESULT) SUB D D (DATA FROM AD6644)  Above circuit is used to produce the mean of absolute difference. DC input is sent to AD6644.

Data From HP 1662C Logic Analyzer Result ADCQ

The Mean of Absolute Difference

ADCQ ADC Output of DC Input

Standard Deviation

Optical Transmission The ADC test board has same interface as the QIE test board. Data have been successfully transmitted to Lab 6 station. A simpler test station is being built at WH14W.

DATA PROCESS BY USING DATA FROM LAB_6

Integrator for ADC [2] GND Input Pulse GND GND OUTPUT 100pf 36.5k 5V OPA660 Operational Amplifier & Buffer +1 Similar as Ken Nelson’s design except the omission of the reset circuits.

Input Pulse Output

Input Pulse Output

Thanks END

Input Pulse Output Integrator (1)

Input pulse Output Integrator (2)