SPD Very Front End Electronics Sonia Luengo Enginyeria i Arquitectura La Salle (EALS) Barcelona (SPAIN)

Slides:



Advertisements
Similar presentations
6 Mar 2002Readout electronics1 Back to the drawing board Paul Dauncey Imperial College Outline: Real system New VFE chip A simple system Some questions.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
Universitat de Barcelona Università di Roma 'La Sapienza' Front End Electronics for the SPD of LHCb Electronics in Experimental High Energy.
RPC Electronics Status Overall system TDC –Digitizing frequency issue (determine the bin size of the TDC value) Discriminator test result Trigger module.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
6 June 2002UK/HCAL common issues1 Paul Dauncey Imperial College Outline: UK commitments Trigger issues DAQ issues Readout electronics issues Many more.
The Design of MINER  A Howard Budd University of Rochester August, 2004.
Laboratoire de l’Accélérateur Linéaire (IN2P3-CNRS et Université Paris-Sud 11), Orsay, France Olivier Callot 21 September 2005 Calorimeter Configuration.
Integrated test environment for a part of the LHCb calorimeter TWEPP 2009 Carlos Abellan Beteta La Salle, URL 22/9/2009TWEPP09 Parallel session B2a - Production,
SPD spill-over and the subtractor Míriam Calvo 23 June 2010.
Status of LAV FEE electronics G. Corradi, C. Paglia, D. Tagnani & M. Raggi, T. Spadaro, P. Valente.
R&D on pixel sensors at ILC ILC Workshop - November 2006 – Valencia.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
Hadron Calorimeter Readout Electronics Calibration, Hadron Calorimeter Scintillator Upgrade, and Missing Transverse Momentum Resolution due to Pileup Zishuo.
Gunther Haller SiD LOI Meeting March 2, LOI Content: Electronics and DAQ Gunther Haller Research Engineering Group.
PMF: front end board for the ATLAS Luminometer ALFA TWEPP 2008 – 19 th September 2008 Parallel Session B6 – Programmable logic, boards, crates and systems.
Anatoli Konoplyannikov Design and integration of HV, LED monitoring and calibration system for HCAL Overview of the subsystems design High voltage.
Preliminary measurements for the 8 channel prototype of SPD discriminator ASIC I.The 8 channel prototype. II.Status of the test. III.Noise. IV.Gain. V.Test.
GLAST LAT ProjectDelta PDR/Baseline Review July 29-August 1, 2002 Section 7.3 AntiCoincidnce Detector Technical Status 1 GLAST Large Area Telescope: AntiCoincidence.
27 th September 2007AIDA design meeting. 27 th September 2007AIDA design meeting.
Light Calibration System (LCS) Temperature & Voltage Dependence Option 2: Optical system Option 2: LED driver Calibration of the Hadronic Calorimeter Prototype.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
SPD Control Board 16th February SPD Control Board (VFE control and SPD multiplicity) VFE’s control (I2C communication: SDA,SCL; clock; reset/trigger.
The L0 Calorimeter Trigger U. Marconi On behalf of the Bologna Group CSN1, Catania 16/9/02.
AMS-RICH Detector. J. Berdugo – CIEMAT (Madrid, Spain) 1 AMS-02 Phase II Flight Safety Review AMS Ring Imaging CHerenkov PURPOSE: 1.Precise measurement.
A. Ranieri / RPC-CMS Pre-loaded profile Synchronization & Control Board (SCB) The RPC electronics will consist of the FE board plus the Synchronization.
Shashlyk FE-DAQ requirements Pavel Semenov IHEP, Protvino on behalf of the IHEP PANDA group PANDA FE-DAQ workshop, Bodenmais April 2009.
Update on final LAV front-end M. Raggi, T. Spadaro, P. Valente & G. Corradi, C. Paglia, D. Tagnani.
1 LHCb CALO meeting Anatoli Konoplyannikov [ ITEP / LAPP ] Introduction Status bits of the LHCb readout supervisor ODIN HVSB board specification.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
7/28/2003DC/EC Review Aerogel Read out Electronics K. Ozawa, N. Kurihara, M. Inaba, H. Masui T. Sakaguchi, T. Matsumoto.
S.MonteilCOMMISSIONING1 PS/SPD ELECTRONICS OUTLINE 1)STATUS OF PS/SPD FE BOARDS PRODUCTION 2)PHASES OF PS/SPD COMMISSIONING 1)LEDs AND DETECTORS 2)TUBES.
FSC Status and Plans Pavel Semenov IHEP, Protvino on behalf of the IHEP PANDA group PANDA Russia workshop, ITEP 27 April 2010.
1 Calorimeters LED control LHCb CALO meeting Anatoli Konoplyannikov /ITEP/ Status of the calorimeters LV power supply and ECS control Status of.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
Peter LICHARD CERN (NA62)1 NA62 Straw tracker electronics Study of different readout schemes Readout electronics frontend backend Plans.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
TPC electronics Status, Plans, Needs Marcus Larwill April
Common test for L0 calorimeter electronics (2 nd campaign) 4 April 2007 Speaker : Eric Conte (LPC)
Laboratoire de l’Accélérateur Linéaire (IN2P3-CNRS) Orsay, France Olivier Callot 4 July 2002 The L0 Calorimeter Trigger Basic principles Overall organization.
26/May/2008Calor LHCb Preshower(PS) and Scintillating pad detector (SPD): commissioning, calibration, and monitoring Eduardo Picatoste Universitat.
IB PRR PRR – IB System.
SPD VFE installation and commissioning (status and plans) I.Summary of VFE installation II.Stand alone VFE test: noise & offset III.Stand alone test: LED.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
SPD VFE installation and commissioning (status and plans) I.Status of VFE test at Barcelona II.First commissioning experience at CERN (15 th -16 th March)
S.MonteilPS COMMISSIONING1 MaPMT-VFE-FE ELECTRONICS COMMISSIONING AND MONITORING. OUTLINE 1)Ma-PMT TEST BENCHES MEASUREMENTS 2)VFE AND FE ELECTRONICS FEATURES.
MINER A at the Triple Point: Three Phases at once Deborah Harris AEM August 31, 2009.
R&D status of the very front end ASIC Tilecal week (7 October 2011) François Vazeille Jacques Lecoq, Nicolas Pillet, Laurent Royer and Irakli Minashvili.
1 Timing of the calorimeter monitoring signals 1.Introduction 2.LED trigger signal timing * propagation delay of the broadcast calibration command * calibration.
FEE for Muon System (Range System) Status & Plans G.Alexeev on behalf of Dubna group Turin, 16 June, 2009.
Study of the MPPC for the GLD Calorimeter Readout Satoru Uozumi (Shinshu University) for the GLD Calorimeter Group Kobe Introduction Performance.
21 November 2003Jacques Lefrancois1 HOSTING ELECTRONICS AND CONNECTIVITY Role of calorimeter system: Level 0 trigger +  reconstruction +e/  id. Level.
13 June 2006 R. Bonnefoy, C. Carloganu, E. Conte, R. Cornat, E. Delage, J. Lecoq, M.-L. Mercier, S. Monteil, P. Perret LPC Clermont PS Front-End Electronics.
The LHCb Calorimeter Triggers LAL Orsay and INFN Bologna.
2 Dec 1998F Harris LHCb Trigger Meeting L0 Trigger - ‘Real Estate’ Considerations Current thinking for the size and location of L0 trigger electronics,
 13 Readout Electronics A First Look 28-Jan-2004.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
A First Look J. Pilcher 12-Mar-2004
LHCb calorimeter main features
BESIII EMC electronics
Overview of the LHCb Calorimeter Electronics … focus in the ECAL/HCAL
RPC Front End Electronics
ASPID (Application of Silicon Photomultipliers to Imaging Detectors)
Front-end Electronics for the LHCb Preshower Rémi CORNAT, Gérard BOHNER, Olivier DESCHAMPS, Jacques LECOQ, Pascal PERRET LPC Clermont-Ferrand.
PID meeting Mechanical implementation Electronics architecture
RPC Electronics Overall system diagram Current status At detector
Presented by T. Suomijärvi
Presentation transcript:

SPD Very Front End Electronics Sonia Luengo Enginyeria i Arquitectura La Salle (EALS) Barcelona (SPAIN)

Sonia Luengo- EALS, Barcelona INDEX LHCb Detector Calorimeter system Scintillator Pad Detector (SPD) Pulshape Characteristics Situation Readout Electronics VFE Design Solution oPrototype oTests and Preliminary Results Future Work

Sonia Luengo- EALS, Barcelona LHCb Detector The LHCb spectrometer compromises: Vertex detector: provides information on the production and decay vertices of b-hadrons and the trajectories of the particles close to the interaction point. Tracking system: provides reconstruction and precise momentum measurement of charged tracks and information for the triggers. Rich detectors: identify charged particles with a momentum over a threshold. Calorimeter system: provides identification of electrons and hadrons for trigger analysis with measurements of position and energy. Muon detector: identifies muons or the trigger information.

Sonia Luengo- EALS, Barcelona Calorimeter System The LHCb calorimeter has four elements: Hadronic calorimeter (HCAL) Electromagnetic calorimeter (ECAL) Preshower detector (PS) Scintillator Pad Detector (SPD). The system provides high energy hadrons, electron and photons candidates for the first level trigger.

Sonia Luengo- EALS, Barcelona Scintillator Pad Detector (SPD) (I) Scintillator Pad Detector (SPD) performs the e-/  separation at the Level 0 trigger. Characteristics: It is a plastic scintillator layer, divided in about 6000 cells of different size in order to obtain better granularity near the beam. Charged particles will produce, and photons will not, ionization on the scintillator. This ionization generates a light pulse that is collected by a WaveLength Shifting (WLS) fibber that is twisted inside the scintillator cell. The light is transmitted through a clear fibber to the readout system. In order to have low costs, these 6000 cells are divided in groups using a MAPMT of 64 channels for receiving information in the readout system

Sonia Luengo- EALS, Barcelona Pulshape Characteristics Signal Characteristics outing the MAPMT: Low photo-statistics: phe. Only ~80 % of signal in 25 ns -> Pile Up Correction is needed No dead time on integration 25 ns Time(ns) PMT Signal Average MIP Single Event

Sonia Luengo- EALS, Barcelona Situation Front-end Racks: L0 Front- End Cards, Power Supplies (HV and LV) and SPD control cards VFE SPD Metalic boxes: top and bottom ends of the detector VFE units Regulation cards Scintillating Pad Det (SPD) Scint. Pad + Fibres+ MaPMT 5953 cells LV HV I2C, Ck, Rst L0 Data Readout system is divided into three different blocks:

Sonia Luengo- EALS, Barcelona Functional design for the SPD readout is split into : Very Front End board hosting a PMT with its corresponding 8 ASICs Control board sitting at the calorimeter front end crates and interfacing the experiment control system and the VFE cards LV Regulator Board that feeds the VFE Card Readout Electronics

Sonia Luengo- EALS, Barcelona VFE Design Solution (I) VFE Diagram Block VFE board involves : Changing from light signal to electrical signal with PMTs, processing the analog electrical signal from PMTs with ASICs Communication with Control Board in FE crate in order to get the initial conditions from the ECS as programmable thresholds, Multiplexing the ASIC’s outputs in time by factor 7 in order to reduce the number of output cables.

Sonia Luengo- EALS, Barcelona VFE Design Solution (II) The analogue processing is made by an ASIC, which has a working frequency of 40MHz divided in two subchannels that work at 20MHz. The processing involves: integrating each signal, Subtracting and adjustable fraction of the charged integrated in the previous 25ns period (in order to correct pile-ups due to the tail of the expected signal is longer than 25ns), comparing the result to programmable thresholds for each subchannel a digital output is obtained: ’1’ if above the threshold, ’0’ otherwise.

Sonia Luengo- EALS, Barcelona VFE Design Solution (III) Communication with the Control Card (in the racks) is made with an FPGA, an APA300 (Actel FPGA, flash based not antifuse based) Some functionalities: I2C bidirectional communication with the control board. Write and read ASIC registers. Write and read DACs (Vref i Vbias) via a local I2C bus. ASIC SEUs: Checking, correction and signalling. DAC SEUs: Checking, correction and signalling. DAC no longer responding: checking, reset and signalling.

Sonia Luengo- EALS, Barcelona VFE Design Solution (IV) The output of the SPD goes to the FE Card of the PreShower detector that is hosted in the racks, meters far away: a critical link is needed. This link is made by LVDS Serializers that prepared the ASICs digital outputs to be transmitted to the high speed LVDS(280Mbit/s) link: A special cable has to be made for accomplishing the skew requirements

Sonia Luengo- EALS, Barcelona As a first attempt, the original design was only one 15cmx15cm size. As a result of the mechanical problem( MAXIMUM SIZE 12x9cm) and the functionalities added, the design has been split to three different cards: Base card which contains MAPMT[8], and the active base of the MAPMT. ASICs card which involves the 8 ASICs (discriminator in the figure) and all the analogue part (subtractor reference for compensating the pile up, threshold reference for the whole card). Serializers card which contains the LVDS serializers, for the multiplexed LVDS link mentioned before, the FPGA as a control unit, LVDS transceivers. SPD VFE Final Prototype

Sonia Luengo- EALS, Barcelona Laboratory Tests(I) Functionality tests show the good performance of the card. The items tested: Programming internal threshold references for each subchannel in ASICs Programming DACs for external threshold reference and subtractor reference (pile up compensation) Power consumption. It is important to notice that the consumption of the card is an important point for the design of the whole system : a regulator card is needed to feed each VFE. Laboratory Set Up

Sonia Luengo- EALS, Barcelona Laboratory Tests(II) Mapping. The SPD is not a subdetector alone, it belongs to the LHCb Calorimeter, and map each PMT channel from the Photomultiplier to the other detector has become a tedious task, as a result of the asymmetry of the detector itself. Noise. Its value is around 2mV and it is acceptable. Clocks. The shape of the signal has been checked in order to control de jitter. Results

Sonia Luengo- EALS, Barcelona SPD VFE Cooling Tests (I) Cooling is made by a cool water circuit around boards. A conductive material of heating is put on the cards and it is in contact with an aluminum platform that contains the water circulating on. Cooling tests, has been done in Clermont-Ferrand at LPC (Laboratorie Physique Crepuscoulaire ) between July and September 2005

Sonia Luengo- EALS, Barcelona SPD VFE Cooling Tests (II) The results showed that the maximum temperature achieved is near the limit of the maximum value of temperature of the FPGA. Without cooling With cooling On the chip On the board

Sonia Luengo- EALS, Barcelona SPD VFE Pre-Series Test Pre-Series Tests A pre-series is being done at this moment. The results of this pre-series will show the good performance of the card, and it will be used to tested all the automatic set-up prepared for the series test. An special card for injecting signal has been designed.

Sonia Luengo- EALS, Barcelona Future Work (I) EMI and Radiation Tests These tests are planned to be done during June-July Burn-in Tests These tests are done by Applus+, a Certification Technological Center. The temperature range and time cicles are: 8 cycles of 9h20 between 0 and 70 Celsius degrees with a 2h20 stop at 0 degrees, 40 degrees, and 70 degrees, with slopes of 2 degrees per minute in ‘montée’ and 1 degree per minute in ‘descent’. Automatic Series Test It is planned to be made between September-November

SPD Very Front End Electronics Sonia Luengo Enginyeria i Arquitectura La Salle (EALS) Barcelona (SPAIN)