EE121 John Wakerly Lecture #17 HDL-based design flow VHDL design and program structure Structural and behavorial programs
HDL-based design flow For ASICs, verification and fitting phases are usually much longer (as a fraction of overall project time) than what you’ve experienced in EE121.
VHDL Developed in the mid-1980s under DoD sponsorship Mandated for federally-sponsored VLSI designs Used for design description, simulation, and synthesis Synthesis became practical in the early 90s and use of VHDL (and Verilog) has taken off since then Only a subset of the language can be synthesized
VHDL entity and architecture concept System is a collection of modules. Architecture: detailed description of the internal structure or behavior of a module. Entity: a “wrapper” for the architecture that exposes only its external interfaces, hiding the internal details.
VHDL Hierarchy
VHDL program file structure Entity and architecture definitions for different modules can be in different files. Compiler maintains “work” library and keeps track of definitions using entity and architecture names.
VHDL -- designed by committee Tries to be all things to all people. Result -- very general, but also very complex. Standard logic values and elements are not built-in. Standard logic defined by a “package”, IEEE 1164 STD_LOGIC. Must be explicitly “used” by program. Compiler knows where to find this (system-dependent) Use all definitions in package library name package name
Standard logic values -- not just 0,1 Need additional values for simulation, three-state logic, pull-ups, etc. Defined in IEEE 1164 STD_LOGIC package.
Logic functions defined by table lookup
VHDL strong typing Every signal, variable, function parameter, and function result has a “type”. A few built-in types, plus user defined types. In assignment statements, comparisons, and function calls, types must match. Commonly used IEEE-1164 types: STD_LOGIC (one bit) STD_LOGIC_VECTOR(range) (multibit vector) INTEGER (built-in integer type) Pain in the neck: Must explicitly convert between INTEGER and STD_LOGIC_VECTOR.
VHDL programming styles Structural Define explicit components and the connections between them. Textual equivalent of drawing a schematic Dataflow Most like ABEL -- assign expressions to signals Includes “when” and “select” (case) statements Behavioral Write an algorithm that describes the circuit’s output May not be synthesizable or may lead to a very large circuit Primarily used for simulation
Example: 2-to-4 decoder Entity
Architecture positional correspondence with entity definition built-in library components
Dataflow-style program for 74x138 3-to-8 decoder
Note: All assignment statements operate concurrently, as in ABEL “equations” (combinational circuit ).
Behavioral program style Normally uses VHDL “processes” Each VHDL process executes in parallel with other VHDL processes and concurrent statements “Concurrent” statements include assignment and select statements in dataflow-style programs Concurrency is needed to model the behavior of parallel, interconnected hardware elements But “sequential” statements can be used within a process
VHDL process A sequence of “sequential statements”. Activated when any signal in the “sensitivity list” changes. Primarily a simulation concept, but can be synthesized
Sequential statements assignment if-then-else infinite loop for loop while loop case
Behavioral version of 74x138 Except for different syntax, approach is not all that different from the dataflow version
Truly behavioral version type conversion May not be synthesizable, or may have a slow or inefficient realization. But just fine for simulation and verification.
Another behavioral example -- 74x148 priority encoder
type conversion
Sequential circuits in VHDL Edge-triggered D flip-flop with clear
Other models for the same flip-flop Synthesis engine may only recognize one or two of the possible models of edge triggering, and map these to known flip-flop elements
Sequential example: ones-counting machine
Another version of ones-counter
More VHDL Powerful facilities for generating iterative circuit descriptions (e.g., multiplier array) Facilities for modeling timing behavior of known components Program I/O facilities for use in simulation Design-management facilities for selecting alternative components and architectures And more...
Next time -- Midterm #2 Starting with state machine analysis and synthesis Ending with VHDL basics (today’s lecture) Will also draw upon your knowledge of the first half of the course, but not as specifically as in Midterm #1 Midterm will be in 380-380Y, 9:00-10:45 am. Tau Beta Pi survey