SEQUENCER DELAY PLD By ANTON H.C. SMITH ELECTRICAL ENGINEERING UNIVERSITY OF SOUTH CAROLINA.

Slides:



Advertisements
Similar presentations
Local Trigger Control Unit prototype
Advertisements

MICE Fiber Tracker Electronics AFEII for MICE (Front end readout board) Recall: AFEs mount on ether side of the VLPC cass, with fibers going to the VLPCs.
DSP online algorithms for the ATLAS TileCal Read Out Drivers Cristobal Cuenca Almenar IFIC (University of Valencia-CSIC)
Analog-to-Digital Converters
Design and Implementation of a Virtual Reality Glove Device Final presentation – winter 2001/2 By:Amos Mosseri, Shy Shalom, Instructors:Michael.
Viterbi Decoder: Presentation #1 Omar Ahmad Prateek Goenka Saim Qidwai Lingyan Sun M1 Overall Project Objective: Design of a high speed Viterbi Decoder.
MICE Workshop Sept 2004 AFEII for MICE Recall: AFEs mount on ether side of the VLPC cass, with fibers going to the VLPCs between them. AFE has 8 identical.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
David Nelson STAVE Test Electronics July 1, ATLAS STAVE Test Electronics Preliminary V3 Presented by David Nelson.
Synchronous Sequential Circuit Design
Time Division Multiplexing School of Physics and Astronomy Department of Particle Physics Elissavet Papadima 29/5/2014.
U niversity of S cience and T echnology of C hina Design for Distributed Scheme of WCDA Readout Electronics CAO Zhe University of Science and Technology.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
Saverio Minutoli INFN Genova 1 T1 Electronic status Electronic items involved: Anode Front End Card Cathode Front End Card Read-Out Control card Slow Control.
Emulator System for OTMB Firmware Development for Post-LS1 and Beyond Aysen Tatarinov Texas A&M University US CMS Endcap Muon Collaboration Meeting October.
Slide: 1International Conference on Electronics, Circuits, and Systems 2010 Department of Electrical and Computer Engineering University of New Mexico.
AIDA design review Davide Braga Steve Thomas ASIC Design Group 9 June 2009.
PMF: front end board for the ATLAS Luminometer ALFA TWEPP 2008 – 19 th September 2008 Parallel Session B6 – Programmable logic, boards, crates and systems.
FPD Status and Data Quality Andrew Brandt UTA Q4 D S Q3S A1A2 P 1 UP p p Z(m) D1 Detector Bellows Roman Pot P 2 OUT Q2 P 1 DN P 2 IN D2.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
Jorge Barreto Low_x Prague1 Status of Diffractive Physics at DØ Run II Jorge Barreto Instituto de Física - UFRJ Rio de Janeiro – RJ - Brazil Outline.
Figure 1: ICD Single Channel Block Diagram Schematic PMT High Voltage Supply (see Figure 4 & 4a) LED Pulser PMT Calibration (see Figure 6) ICD Scintillator.
Online Calibration of the D0 Vertex Detector Initialization Procedure and Database Usage Harald Fox D0 Experiment Northwestern University.
January 22, 1999SciFi L1 Trigger Review 1 Analog Hardware Front-end Board (CTT_FE) –Transmit (and split) the VLPC signal to the Multi-chip Modules –Discriminate.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
27 th September 2007AIDA design meeting. 27 th September 2007AIDA design meeting.
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
Forward Proton Detector Update  9 momentum spectrometers comprised of 18 Roman Pots  Scintillating fiber detectors can be brought close (~6 mm) to the.
BTeV Pixel Detector Optical link receiver chip Data In and Out project.
Diffractive Triggers E   Andrew Brandt, U. Texas at Arlington Trigger Integration November 18, 2003 A1UA2U P2DP1D P Pbar LM VC.
Lishep06 Gilvan Alves1 Overview of Diffraction from DØ Gilvan Alves Lafex/Brazil  Introduction  DØ RunI x RunII  Special Runs  Outlook.
1 PID & FPD Software Gilvan Alves (Lafex/CBPF) Q4Q4 D S Q2Q2 Q2Q2 Q3Q3 Q3Q3 Q4Q4 S A 1Q A1SA1S A 2Q A 2S P 1Q P 2S P 1S P 2Q p p Z(m) A D1 Detector Roman.
GlueX electronics Collaboration Meeting December, 2003 Paul Smith.
Small_X / 09/17 – 09/20Jorge Barreto – UFRJ The D0 Forward Proton Detector (FPD) Status Jorge Barreto IF – UFRJ/CBPF D1 TDC D2 TDC pbar p.
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Small_X / 09/17 – 09/20Jorge Barreto – UFRJ The D0 Forward Proton Detector (FPD) Status Jorge Barreto UFRJ/CBPF - Brazil D1 TDC D2 TDC pbar p.
APS April Meeting Detector Construction of the Forward Proton Detector at D0 Michael Strang University of Texas at Arlington Diffractive Events FPD.
DØ Forward Proton Detector Andrew Brandt UTA Q4 D S Q3S A1A2 P 1 UP p p Z(m) D1 Detector Bellows Roman Pot P 2 OUT Q2 P 1 DN P 2 IN D2.
Performance of Programmable Logic Devices (PLDs) in read-out of high speed detectors Jack Fried INSTRUMENTATION DIVISION PLD ? PLD ? Muon Tracker PLD Muon.
Jefferson Laboratory Hall A SuperBigBite Spectrometer Data Acquisition System Alexandre Camsonne APS DNP 2013 October 24 th 2013 Hall A Jefferson Laboratory.
Fast Tracking of Strip and MAPS Detectors Joachim Gläß Computer Engineering, University of Mannheim Target application is trigger  1. do it fast  2.
Antelope Progress MMU and Cache->Datapath interfaces almost complete Datapath moving slowly, control issues keep surfacing Hazard Detection/Prevention.
Andrew Brandt FPD Rio Workshop Mar Forward Proton Detector Overview Andrew Brandt University of Texas at Arlington.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
__________________________________ C. Avila, small x workshop, Sep ELASTIC SCATTERING IN D0 EXPERIMENT Carlos Avila Universidad de Los Andes Bogota,
DIS 2001 Bologna Hard Diffraction at DØ Run I and Run II Christophe Royon DØ Collaboration / DAPNIA-SPP Saclay, UT Arlington, Brookhaven.
FPD Status and Plans Andrew Brandt UTA Q4 D S Q3S A1A2 P 1 UP p p Z(m) D1 Detector Bellows Roman Pot P 2 OUT Q2 P 1 DN P 2 IN D2 Q4Q3Q2.
FPD STATUS Carlos Avila Uniandes/UTA 1. FPD overview 2. Roman pot and detector status 3. FPD readout integration status 4. Software status 5. Stand-alone.
SoLID DAQ A.Camsonne SoLID collaboration meeting November 8 th 2013.
TPC electronics Status, Plans, Needs Marcus Larwill April
FPD Status and Data Quality Andrew Brandt UTA Q4 D S Q3S A1A2 P 1 UP p p Z(m) D1 Detector Bellows Roman Pot P 2 OUT Q2 P 1 DN P 2 IN D2.
Diffraction at DØ Andrew Brandt University of Texas at Arlington E   Run IRun II Low-x Workshop June 6, 2003 Nafplion, Greece.
1 Homework #5 A bit error rate tester (BERT) Chris Allen Course website URL people.eecs.ku.edu/~callen/713/EECS713.htm.
Roman Pots and Microstations based on talk by Jaak Lippmaa Helsinki CERN 2005.
1 Timing of the calorimeter monitoring signals 1.Introduction 2.LED trigger signal timing * propagation delay of the broadcast calibration command * calibration.
Jan. 25, 2011 Status of the Aerogel RICH Readout Trig/DAQ Meeting in Beijing 1 S. Nishida (KEK) S. Nishida Status of the Aerogel RICH Readout Belle II.
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
Baby-Mind SiPM Front End Electronics
R&D activity dedicated to the VFE of the Si-W Ecal
AFE II Status First board under test!!.
DCH FEE 28 chs DCH prototype FEE &
Frontier Detectors for Frontier Physics presented by Paolo Musico
Hall A Compton Electron detector overview
Homework #5 A bit error rate tester (BERT)
FPD Status and Data Quality Andrew Brandt
Electronics for the E-CAL physics prototype
ECE 434 Advanced Digital System L12
Commodity Flash ADC-FPGA Based Electronics for an
The D0 Forward Proton Detector (FPD) Status
Presentation transcript:

SEQUENCER DELAY PLD By ANTON H.C. SMITH ELECTRICAL ENGINEERING UNIVERSITY OF SOUTH CAROLINA

Forward Proton Detector Layout Q4 D S Q3S A1A2 P 1 UP p p Z(m) D1 Detector Bellows Roman Pot P 2 OUT Q2 P 1 DN P 2 IN D2 Q4Q3Q2 FPD is sub-detector of DØ consisting of 9 momentum spectrometers, allowing detection of scattered anti-protons and protons and determination of momentum and scattering angle Central systems measured in DØ Detector

FPD ELECTRONICS Amp. Shaper MAPMT PMT FPD AFE Tester LMB FPD LM DØ LM FPD DFE FPD SEQ FPD TM L3 VRB Run I surplus Run II standard FPD custom L1 FW DFE Contr.

Analog Front End (AFE) Basically the interface for the SVX chips Files analog information into data stream Digitalizes fiber information for Triggering Allows algorithms that looks at hit patterns of fibers in detector to select valid tracks

SEQUENCER Real time manipulation of the control signal to the AFE to effect data acquisition,digitization, and readout based on the NRZ/Clock signals from the Controller.

SEQUENCER CONTROLLER It transforms Serial Command Link (SCL) signals into pairs of Sequencer control signals (NRZ &Clock). These signals tell the Sequencer the proper times to reset the preamps, trigger,digitize, and read out data.

Different Methods of Implementation Delaying the Control Signals of the AFE Delaying the NRZ signal on the Sequencer Delaying the NRZ signal going to the sequencer from the Sequencer Controller SEQUENCER CONTROLLER SEQUENCER AFE NRZ CONTROL SIGNALS

DELAY TIMES REQUIRED The theoretical delay times are: 321ns 575ns 636ns

Simple block diagram of Sequencer before modification

Simple block diagram of Sequencer After modification

Digital Logic 101 D-flip-flop OR AND NOT 4-1 multiplex 12 Bit Register

Block Diagram of the NEW PLD

Schematic of version1

Schematic of Communication

Schematic of NRZ delay Block.

Schematic of programmable clock delay

Conclusion How delays help the physics Allows the FPD data be integrated into the system Simulation results show that Min delay for Upper PLD is ns Max delay for Upper PLD is ns Min delay for Lower PLD is ns Max delay for Lower PLD is ns Resolution of about 5ns