July,31 2013 IFIC (CSIC – Universidad de Valencia) CLB: MULTIBOOT 1.

Slides:



Advertisements
Similar presentations
April 30, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Advertisements

EES: Burn – in test Eliminate infant mortality: Not possible to detect it with AOI, FPT, X-ray or ICT! 1.
June 11, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Configurable System-on-Chip: Xilinx EDK
October 8, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Paolo Musico on behalf of KM3NeT collaboration The Central Logic Board for the KM3NeT detector: design and production Abstract The KM3NeT deep sea neutrino.
Marseille 30 January 2013 David Calvo IFIC (CSIC – Universidad de Valencia) CLB: Current status and development on CLBv2 in Valencia.
Final presentation – part B Olga Liberman and Yoav Shvartz Advisor: Moshe Porian April 2013 S YMBOL G ENERATOR 2 semester project.
CLBv2 Planning: Production of 6 prototypes -> December st Pre-serie 50 units -> April 2014 (following with the current planning) (Need to purchase.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Tuesday September Cambridge1 GDCC “next replacement of the LDA” Franck GASTALDI.
Stefano russo Universita’ di Napoli Federico II & INFN Km3Net meeting Pylos 16–19/4/2007 The NEMO DAQ electronics: Actual characteristics and new features.
February 26, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
August 06, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Yuri Velikzhanin NuTel TV meeting, June 13 (Friday), 2003 Status of electronics for NuTel prototype.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
July 10, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixtures FEE64 commissioning A few of the remaining tasks 16th July 2009.
PROJECT - ZYNQ Yakir Peretz Idan Homri Semester - winter 2014 Duration - one semester.
May 29, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
September 11-12, 2013KM3NeT, CLBv2 Workshop Valencia Peter Jansweijer Nikhef Amsterdam Electronics- Technology Shore station brainstorm 1.
December 04, 2013KM3NeT, CLBv2 Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Bart Hommels (for Matthew Wing) EUDET ext. steering board JRA3 DAQ System DAQ System Availability updates: – DIF: Detector Interface – LDA:
Part A Final Dor Obstbaum Kami Elbaz Advisor: Moshe Porian August 2012 FPGA S ETTING U SING F LASH.
August 22, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
FEE Electronics progress Mezzanine layout progress FEE64 progress FEE64 initial testing Test mezzanine. A few of the remaining tasks 2nd October 2009.
ALIBAVA system upgrade Ricardo Marco-Hernández IFIC(CSIC-Universidad de Valencia) 1 ALIBAVA system upgrade 16th RD50 Workshop, 31 May-2 June 2010, Barcelona.
January 28-30, 2014KM3NeT, Electronics Workshop A‘dam Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Receiving 91 PB this week: A little bit more of work load! (We will be for a while production guys :) Test bench separated in two parts: 1.- The PB will.
NIKHEF 2014 David Calvo IFIC (CSIC – Universidad de Valencia) Time to Digital Converters for KM3NeT Data Readout System.
December 10, 2014CLBv2, Vidyo Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
S.Anvar, V.Gautard, H.Le Provost, F.Louis, K.Menager, Y.Moudden, B.Vallage, E.Zonca, on behalf of the KM3NeT consortium 1 IRFU/SEDI-CEA Saclay F
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Peter Jansweijer Nikhef Amsterdam Electronics- Technology September 14, 2012KM3NeT, CLBv2 Meeting via EVO KM3NeT CLBv2 1.
29 Oct, 2014 IFIC (CSIC – Universidad de Valencia) CLB: Current status and development.
KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF,
November 2014, Groningen/Dwingeloo, the Netherlands 3rd International VLBI Technology Workshop Peter Jansweijer Nikhef Amsterdam Electronics- Technology.
LM32 DEVELOPMENTS ONGOING WORK ON TDCs AND OTHER ISSUES (LM32) Diego Real David Calvo CLB group online meeting, 27 March
Genova May 2013 Diego Real – David Calvo IFIC (CSIC – Universidad de Valencia) CLBv2 1.
I 2 C FOR SENSORS IN THE DOM Nestor Institute Koutsoumpos Vasileios - Nestor Institute 1.
March 27, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Peter Jansweijer Nikhef Amsterdam Electronics- Technology November 21, 2012KM3NeT, CLBv2 Meeting via EVO KM3NeT CLBv2 1.
CLB meeting APC Tentative action/work list.
3 Dec, 2013 IFIC (CSIC – Universidad de Valencia) CLB: Current status and development.
Electronics Department Amsterdam 5-July-2010 Sander Mos 1 Status and progress of NIK* Logic WPFL - 5 July 2010 Amsterdam * Network Interface Kit.
CLBv2 issues Diego Real 5 March A SVN repository created for KM3NeT svn+ssh://isvn.ific.uv.es/repos/KM3NeT.
MobiDick4 progress report Carlos Solans. Introduction MobiDICK is a complete test bench for super-drawers Will be used during the maintenance in the long.
DOM Electronics (Digital Optical Module) 1 WPFLElectronics PPMDOM ElectronicsF. Louis.
Back-end Electronics Upgrade TileCal Meeting 23/10/2009.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
May 8, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Peter Jansweijer Nikhef Amsterdam Electronics- Technology September 19, 2012KM3NeT, CLB/DAQ Videocon KM3NeT CLBv2 1.
July 31, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
Eric Hazen1 Ethernet Readout With: E. Kearns, J. Raaf, S.X. Wu, others... Eric Hazen Boston University.
April 10, 2013KM3NeT, CLBv2 Meeting Peter Jansweijer Mesfin Gebyehu Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
September 11-12, 2013KM3NeT, CLBv2 Workshop Valencia Peter Jansweijer Nikhef Amsterdam Electronics- Technology KM3NeT CLBv2 1.
White Rabbit and KM3NeT Peter Jansweijer, on behalf of KM3NeT
2 protos in MASER (One in Valencia, One sent to Nikhef)
Diego Real, IFIC Spain, KM3NeT Electronics Coordinator
WR & KM3NeT Peter Jansweijer
Test Boards Design for LTDB
CLB: Current status and development
KM3NeT CLBv2.
KM3NeT CLBv2.
KM3NeT CLBv2.
Erno DAVID, Tivadar KISS Wigner Research Center for Physics (HU)
KM3NeT CLBv2.
MULTIBOOT AND SPI FLASH MEMORY
FEE Electronics progress
Presentation transcript:

July, IFIC (CSIC – Universidad de Valencia) CLB: MULTIBOOT 1

l SPI FLASH : MEMORY MAP Golden Image (bit file) Multiboot Image (bit file) Free Space Base Address Upper Address Stable Image to start up and recovery the system New Image to reconfigure the system Space available in SPI flash memory 2

l MULTIBOOT: First test Golden Image (bit file) Multiboot Image 1 (bit file) Free Space 0x x x Multiboot Image 2 (bit file) Corrupted.bit Image CRC Failure Golden.bit Image Multiboot.bit Image 3

l RECONFIGURATION: VHDL implementation VHDL 4

MULTIBOOT: LM32 Wishbone slave Rx_mac2buf I2C Fifo 31 TDCs TDC0 Management & Control Data Control Wishbone bus RxPacket Buffer 64KB IP/UDP Packet Buffer Stream Selector (IPMUX) Rx_buf2data RxPort 1 RxPort 2 RxPort_m Management & Config. Tx_pkt2mac Tx_data2buf TxPort 1 TxPort 2 TxPort_m Flags Rx Stream Select TxPacket Buffer 32KB Flags Tx Stream Select 31 PMTs UTC time & Clock (PPS, 125 MHz) Pause Frame ADC Management & Control Hydrophone Fifo TDC 30 Fifo Nano Beacon GPIO Debug LEDs I2C Debug RS232 Temp Compass Tilt Point to Point interconnection Xilinx Kintex-7 Start Time Slice UTC & Offset counter since Time Slice Start MEM S 2 nd CPU LM32 M M WB Crossbar (1x8) WB Crossbar (3x2) S M S M M S S M M M SS S UART S M M S M M State Machine SPI S M Flash Multiboot Management & Control M S S 5

l MULTIBOOT: Status VHDL reconfiguration Integrate as Wishbone slave Create libraries and driver Slow control using embedded software Write the multiboot images in flash memory using LM32 6

l CLB: WORKSHOP 7 11 th -12 th of September Onshore Station CLB and power board schematics and layout Planning Two recommended hotels: IFIC - Instituto de Física Corpuscular Edificio Institutos de Investigación c/ Catedrático José Beltrán, 2 (junto TVV, parada tranvía Santa Gemma) E Paterna - España Coordenadas GPS: W N

l CLB: PLANNING 8

l 9

l 10 NEED TO START DOM PRODUCTION IN JULY > 40/50 CLBv2 ready to be integrated by July 1.- Implications on the planning of the KC705 – SPEC communication throught WR. Please comment 2.- Reduce from 2 month to 1 month the production of the 25 CLB prototypes: - Negociate in advance with the manufacturer (time enough) - More money (not an issue) - The detailed test will be reduced one month (minor issues delayed) 3.- Increase the number of prototypes from 25 to /50 of them could be ready by July to start DOM production. 4.- Tender launched in december > May/June company selected: The company has to know in advance that there will be minor changes in the layout of the tender documentation The final layout will be ready by end of May 2014 (if current planning still valid and 1 month is gained by reducing the manufature time of the prototypes) The first bach of 100 CLB to be delivered by end July Testing of the CLB and delivery to the DOM production sites during August 2014 (There will production on August?)

l CLB: OTHER ISSUES 11 1.Multiboot on the way. a)Multiboot cabability on the KC705 almost finish b)Work on the SPI to be started in September (after holidays) i.Not only for image change but for DAQ parameter storage 2.Power board: Demokritos working in close collaboration with Genova. CLBv1 power board used as reference i. Review to be done on the Valencia workshop 3.- CLB layout: a.Schematic review to be done on the Valencia workshop b.Possibility to habe the first 4 “gamble” prototypes ready by December (one month in advance with the planning)? Then can be start the test of: a.TDCs b.Hydrophone c.State Machine d.Secondary LM32 e.Multiboot f.Integration of the previous systems c.Probably 4 prototypes are not enough -> Valencia, Bologna, Genova and Nikhef + test (375T and 165T) -> 8 a better number (6 165T – 2 375T). d.Important to check avalavility of components in advance to avoid surprised. FPGA can be purchased as soon as the number of prototypes is decided

l CLB: OTHER ISSUES Important to think on the stimulus for the TDCs of the “gamble” prototypes. Virtex 6 signals can be used to supply the Octopus connectors. At some point the prototypes should be connected in a DOM (good mechanic test) and in dark the PMT should be connected and stimulated (Comparisson with CLBv1 results should also be foreseen) 5.- State machine and TDC ready. Integration of the state machine with IPMUX to be done 6.- Ethernet port: To be added to the “gamble” prototypes for debuging Vladimir already make a connection on the KC705 Ethernet port using microblaze Starting to use a opencore in order to integrate it to the secondary LM A minor issue to not forget: On the reference design (firmware and hardware) add a third I2C bus. a) one I2C bus for PMTs configuration b) another I2C bus for Tilt, Compass and temperature c) and the last one for Nanobeacon and Hydrophone 8.- Instrumentation: We need a decision!!