System IC Design Lab. Dongguk University 1 Chip design Chip design KIM,D.H., KWON,Y.,SONG,M.K. Department of Semiconductor Science, Dongguk Univ. for the.

Slides:



Advertisements
Similar presentations
1 H-Cal front-end ASIC Status LAL Orsay J. Fleury, C. de la Taille, G. Martin, L. Raux.
Advertisements

SVT TDR meeting – March 30, 2012 List of peripheral blocks for SVT strip readout chips.
FEE Perugia. A. Rivetti A FAST LARGE DYNAMIC RANGE SHAPING AMPLIFIER FOR PARTICLE DETECTOR FRONT-END A.Rivetti – P Delaurenti INFN – Sezione di Torino.
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
GOSSIPO-2 chip: a prototype of read-out pixel array featuring high resolution TDC-per-pixel architecture. Vladimir Gromov, Ruud Kluit, Harry van der Graaf.
Timepix2 power pulsing and future developments X. Llopart 17 th March 2011.
Ivan Peric, Monolithic Detectors for Strip Region 1 CMOS periphery.
A High-speed Adaptively-biased Current- to-current Front-end for SSPM Arrays Bob Zheng, Jean-Pierre Walder, Henrik von der Lippe, William Moses, Martin.
Evaluation of 65nm technology for front-end electronics in HEP Pierpaolo Valerio 1 Pierpaolo Valerio -
MEDIPIX3 TESTING STATUS R. Ballabriga and X. Llopart.
Analog IC Design First – A OPAMP Design Example. Date: 15th NOV, 2007 報告人:何建興.
Flow sensor circuitry Eduard Stikvoort 00/1A The work was done in Philips Reaearch Eindhoven.
1 Quarterly Technical Report 1 for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
Derandomiser block E.Atkin, A.Kluev MEPhI,A.Voronin SINP MSU.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
FPGA-Based System Design: Chapter 2 Copyright  2003 Prentice Hall PTR Topics n Off-chip connections.
1 OUTPUT Pad and Driver. 2 CLOCK DRIVER 3 Buffering S = scaling or tapering factor CL = S N+1 Cg ……………… All inverters have identical delay of t o = delay.
The design of the TimePix chip Xavier Llopart, CERN MPI-Munich, October 2006.
B.Satyanarayana, TIFR, Mumbai. Architecture of front-end ASIC INO Collaboration Meeting VECC, Kolkata July 11-13, Amp_out 8:1 Analog Multiplexer.
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
Design & Development of an Integrated Readout System for Triple-GEM Detectors Alessandro PEZZOTTA III Year PhD Seminar, Cycle XXVIII 22 September 2015.
Specifications & motivation 2  Lowering integration time would significantly reduce background  Lowering power would significantly reduce material budget.
1 Development of the input circuit for GOSSIP vertex detector in 0.13 μm CMOS technology. Vladimir Gromov, Ruud Kluit, Harry van der Graaf. NIKHEF, Amsterdam,
Update on CLICpix design
Resistance to Frequency Converter Amol Mupid Andrew Ricketts.
Ivan Peric, CLIC Workshop HVCMOS for CLICPix V2.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
General status and plan Carried out extensive testing, obtained working pixels and promising radiation tolerance, just submitted engineering run 2013.
PARISUTHAM INSTITUTE OF TECHNOLOGY AND SCIENCE DEPARTMENT OF ELECTRICAL AND ELECTRONICS ENGINEERING II YEAR/ III SEMESTER LINEAR INTEGRATED CIRCUITS AND.
A. Rivetti Villa Olmo, 7/10/2009 Lepix: monolithic detectors for particle tracking in standard very deep submicron CMOS technologies. A. RIVETTI I.N.F.N.
CLICpix2 Design Status Pierpaolo Valerio & Edinei Santin
Thanushan Kugathasan, CERN Plans on ALPIDE development 02/12/2014, CERN.
System IC Design Lab. Dongguk University 1 Study of CERN for the ALICE ITS upgrade Study of CERN for the ALICE ITS upgrade KIM,D.H., KWON,Y.,SONG,M.K.
ASIC Activities for the PANDA GSI Peter Wieczorek.
Summary of FPIX tests Tom Zimmerman Fermilab May 16, 2007.
Zener Diode Circuits for Power Supply Designs Section 4.4.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 2: NAND gate.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
Chip design and mass test system development Y. Kwon (Yonsei Univ.)
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
R. Kluit Nikhef Amsterdam R. Kluit Nikhef Amsterdam Gossopo3 3 rd Prototype of a front-end chip for 3D MPGD 1/27/20091GOSSIPPO3 prototype.
UPDATE ON CLICPIX2 DESIGN Pierpaolo Valerio Edinei Santin
FastPixN an ASIC for a fast neutron telescope Maciej Kachel, IPHC Strasbourg.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
Transistors to Gates © 2011 Project Lead The Way, Inc.Magic of Electrons.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 2: NAND gate.
High Gain Transimpedance Amplifier with Current Mirror Load By: Mohamed Atef Electrical Engineering Department Assiut University Assiut, Egypt.
Insert project logo Gossipo3 & 4 3 rd Prototype of a front-end chip for 3D MPGD Project outline. 7/2/20161GOSSIPO3 prototype.
End OF Column Circuits – Design Review
Charge sensitive amplifier
CTA-LST meeting February 2015
10 Gbps Transimpedance Amplifier and Laser Driver in 0.18 um CMOS
Functional diagram of the ASD
HPD with external readout
HV-MAPS Designs and Results I
ALICE ITS Upgrade : Pixel chip design
Topics Off-chip connections..
Calibration On pixel calibration capacitor; 20fF
Multi-Pixel Photon Counter Readout Board
All-Synthesizable 6Gbps Voltage-Mode Transmitter for Serial Link
Introduction to I/O PAD
Choix d’une architecture de CAN adaptée au MAPS
Chis status report.
Functional diagram of the ASD
FIGURE 1: SERIAL ADDER BLOCK DIAGRAM
All-Synthesizable 6Gbps Voltage-Mode Transmitter for Serial Link
Presentation transcript:

System IC Design Lab. Dongguk University 1 Chip design Chip design KIM,D.H., KWON,Y.,SONG,M.K. Department of Semiconductor Science, Dongguk Univ. for the ALICE collaboration. Department of Physics, Yonsei Univ. for the ALICE collaboration.

System IC Design Lab. Dongguk University 2 I.pALPIDEfs – work on DACs II.pALPIDEfs version 2 – work on I/O PAD III.Next plan

System IC Design Lab. Dongguk University 3 I. pALPIDEfs – work on DAC - Layout of pALPIDEfs Pixel Matrix: sensitive area Periphery circuit ( DACs, PADs, periphery readout logic, etc) Matrix DACs Periphery Logic I/O pads

System IC Design Lab. Dongguk University 4 I. pALPIDEfs – work on DAC DAC - List of Voltage and Current DACs Voltage DACCurrent DAC Resolution8bit TypeResistorpMOS Output/unitcolu mn 6EA 1) V CASP 2) V CASN 3) V RESET 4) V PULSE _ LOW 5) V PULSE _ HIGH 6) V AUX 5EA 1) I BIAS 2) I THR 3) I DB 4) I AUX 1 5) I AUX 2

System IC Design Lab. Dongguk University 5 I. pALPIDEfs – work on DAC DAC – Voltage DAC VCASPVCASNVRESET VPLSE_L OW VPLSE_HI GH VRESET mV V VREF AVSS Block diagram & Simulation result

System IC Design Lab. Dongguk University 6 I. pALPIDEfs – work on DAC DAC – Current DAC Block diagram & Simulation result Current DAC Current reductio n 1.62V, 60°C 1.8V, 27°C 1.98V, 0°C IBIAS 1 : pA15nA300pA80.4nA2nA500nA ITHR 1 : pA0.65nA12pA2.56nA60pA15.5nA IDB 1 : pA10.6nA162pA41.7nA1nA259nA IRESET 1 : pA2.56pA0.7pA26.2pA0.9pA192pA IAUX2 1:1 Not used

System IC Design Lab. Dongguk University 7 II. pALPIDEfs Version 2 – work on PAD - Specification of I/O PAD Property of Cable W= 100um W= 100um 100um 21cm R CABLE = 3.57 Ω C CABLE = 21pF 3.57 Ω 21pF 6pF 10 Ω 50 Ω Pull down or Pull up Total Load at the output driver R LOAD = 3.57Ω + 10 Ω ≈ 14Ω C LOAD = 6pF x pF ≈ 65pF 40 kΩ DVDD or DVSS 40 kΩ DVDD or DVSS Pull down or Pull up

System IC Design Lab. Dongguk University 8 II. pALPIDEfs Version 2 – work on PAD - design of I/O PAD 92um 90um CIN OEN D_OUT PAD DVSS DVDD AVSS AVDD SUB ESD diode Buffer & Resistor CIN OEN D_OUT PAD CIN DOUT

System IC Design Lab. Dongguk University 9 II. pALPIDEfs Version 2 – work on PAD - Simulation result of I/O PAD CIN OEN D_OUT PAD Type Structure Type Result Standard Core Input Transition = 0.5 ns Pad Load = 4Ω,65pF Slow (80°C)Normal (25°C)Fast (0°C) RisingFallingRisingFallingRisingFalling R1 = 10 Ω for pro tect buff er, 1x buffer Outpu t Driver (Core  PA D) Transi(ns) tCMOS(ns) tOE(ns) Input Buffer (PAD  Cor e) Transi(ns) tCD(ns) Power DVDD(pJ) Tot.Int.Load.Tot.Int.Load.Tot.Int.Load Dout Post simulation result of PAD_I/O (with parasitic parameter)  Output driver : Delay < Load : 4Ω, 65pF  Input buffer : Load : 0.5Ω, 160fF

System IC Design Lab. Dongguk University 10 III. Next plan - Study of discriminator CIN OEN D_OUT PAD Analysis of front-end and design new structure

System IC Design Lab. Dongguk University 11 Thank you