Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.

Slides:



Advertisements
Similar presentations
Julie Prast, DHCAL Meeting, 24 janvier 2008 La carte DIF pour DHCAL (proto au m 2 et au m 3 ) Sebastien Cap, Julie Prast ( LAPP) Christophe Combaret (IPNL)
Advertisements

Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny CALICE meeting 19 feb Kyungpook Nat'l U., Daegu, Korea Status of the Data Concentrator.
1 Overview of DAQ system DAQ PC LDA ODR Detector Unit DIF CCC Detector Unit DIF Detector Unit DIF Detector Unit DIF Storage Control PC (DOOCS) DAQ PC ODR.
Micromegas for a DHCAL LAPP, Annecy Catherine Adloff Jan Blaha Sébastien Cap Maximilien Chefdeville Alexandre Dalmaz Cyril Drancourt Ambroise Espagilière.
Upgrade developments in Clermont-Ferrand Romeo Bonnefoy and François Vazeille Tilecal upgrade meeting (CERN, 13 June 2014) ● Handling tools ● Deported.
CALICE – 12/07/07 – Rémi CORNAT (LPC) 1 ASU and standalone test setup for ECAL MAIA BEE project Overview DAQ dedicated Sensor test In situ debug and maintenance.
Mathias Reinecke CALICE meeting Argonne EUDET module – Electronics Integration Contents -Next prototype : architecture -HCAL Base Unit (HBU)
CALICE meeting Prague 2007, Hervé MATHEZ 1 DHCAL PCB STUDY for RPC and MicroMegas (Electronics recent developments for the European DHCAL) William TROMEUR,
CALICE ECAL/AHCAL Electronics 5-6 July DESY L.Caponetto, H.Mathez 1 Developments and Planning towards 1 m 3 Technological DHCAL Prototype Didier.
Tuesday September Cambridge1 GDCC “next replacement of the LDA” Franck GASTALDI.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
C. Combaret TILC april m2 GRPC Acquisition System C. Combaret, IPN Lyon For the EU DHCAL collaboration
C. Combaret 14 jan 2010 SDHCAL DAQ status in lyon C. Combaret, for the IPNL team.
AHCAL electronics. Status and Outlook Peter Göttlicher for the AHCAL developers CALICE meeting UT Arlington, March 11th, 2010.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
Catherine Adloff16 June 2009 CALICE Technical Board 1 DHCAL-MICROMEGAS Yannis KARYOTAKIS For the LAPP group.
C. Combaret DIF_GDIF_MDIF_D ASU 6x 24 HR2 ASU USB Hub RPi USB2 DCC SDCC RPi USB 1 hub+Rpi for 4 cassettes 1 DCC for 8 cassettes (1 spare) Trigger.
C. Combaret 11/10/ 2008 Status of the DHCAL m2 software C. Combaret IPNL.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixtures FEE64 commissioning A few of the remaining tasks 16th July 2009.
M. Chefdeville LAPP, Annecy, France. Introduction  Motivations for a Digital hadronic calorimeter Count hits instead of measuring energy deposits Reduce.
J. Prast, G. Vouters, Arlington, March 2010 DHCAL DIF Status Julie Prast, Guillaume Vouters 1. Future CCC Use in DHCAL Setup 2. Calice DAQ Firmware Implementation.
Detector Interface (DIF) Status CALICE meeting – DESYDec Mathias Reinecke.
Monday December DESY1 GDCC news Franck GASTALDI.
Mathias Reinecke CALICE week Manchester DIF development – Status and Common Approach Mathias Reinecke for the CALICE DAQ and Front-End developers.
Maurice Goodrick, Bart Hommels EUDET Annual Meeting, Ecole Polytechnique, Paris EUDET DAQ and DIF DAQ overview DIF requirements and functionality.
Barcelona 1 Development of new technologies for accelerators and detectors for the Future Colliders in Particle Physics URL.
C. Combaret 27 jan 2010 SDHCAL Power pulsing tests status in lyon C. Combaret, for the IPNL team.
USB Interface Used for the DHCAL DIF Inspired from Clement’s code Julie Prast, LAPP18/06/20081.
MicroMegas for DHCAL Status and activities at LAPP Catherine Adloff Jan Blaha Sébastien Cap Maximilien Chefdeville Alexandre Dalmaz Cyril Drancourt Ambroise.
CALICE meeting LYON 2009, Hervé MATHEZ Yannick ZOCCARATO 1 PCB DEVELOPMENTS AT IPNL (PCB and ASIC) PCB for 1m2 of RPC with HR2 William TROMEUR, Hervé MATHEZ,
ASU boards for RPC detectors Production status. Presentation outline Active Sensor Unit electronic board for GRPC detectors – quick reminder – board functional.
European DHCAL development European DHCAL development CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY Status :
AHCAL Electronics. Status and Outlook Mathias Reinecke for the AHCAL developers CALICE Days DESY Hamburg, March 31st, 2009.
Maurice Goodrick, Bart Hommels CALICE-UK Meeting, Cambridge CALICE DAQ Developments DAQ overview DIF functionality and implementation EUDET.
14th january 2010 Actual Micromegas USB DAQ ASU and DIF
Catherine Adloff28 Jan 2008 SiD Collaboration Meeting 1 DHCAL and MICROMEGAS at LAPP Catherine Adloff Franck Cadoux Sébastien Cap Cyril Drancourt Ambroise.
DHCAL Jan Blaha R&D is in framework of the CALICE collaboration CLIC08 Workshop CERN, 14 – 17 October 2008.
FEE Electronics progress PCB layout progress VHDL progress in TBU Prototype fixture for software 9th June 2009.
HaRDROC performance IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD,
12/09/2007Julie Prast, LAPP, Annecy1 The DIF Task Force and a focus on the DHCAL DIF Remi Cornat, Bart Hommels, Mathias Reinecke, Julie Prast.
Mathias Reinecke CALICE week - Manchester Electronics Integration - Status Mathias Reinecke for the AHCAL developers.
Status of DCC CALICE WEEK University of Manchester September 9, 2008 Franck LLR Polytechnique.
AHCAL Electronics. Status of Integration Mathias Reinecke for the DESY AHCAL developers AHCAL main and analysis meeting Hamburg, July 16th and 17th, 2009.
CALICE/EUDET FEE status C. de LA TAILLE. 31 aug 2009 EUDET SC meeting Status of JRA3 Front End Electronics 2 ILC front-end ASICs : the ROC chips SPIROC.
Bart Hommels for the DIF WG Electronics/DAQ for EUDET, DESY DIF status AHCAL, DHCAL, ECAL DIF prototypes Ongoing developments & plans.
News from the 1m 2 GRPC SDHCAL collection of slides from : Ch.Combaret, I.L, H.Mathez, J.Prast, N.Seguin, W.Tromeur, G.Vouters and many others.
Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny CALICE meeting 19 feb Kyungpook Nat'l U., Daegu, Korea.
Vincent Boudry, Rémi Cornat, Franck Gastaldi, Nicolas Roche, Muriel Cerutti LLR, École polytechnique–CNRS/IN2P3 Guillaume Vouters LAPP, U. de Savoie–CNRS/IN2P3.
Proto micromegas au LAPP 14 november 2008The DHCAL Board for the m2 and m3 prototype1 ASU DIF Inter DIF terminaison FPC USB Test Vendredi dernier….
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
DHCAL Acquisition with HaRDROC VFE Vincent Boudry LLR – École polytechnique.
14.4. Readout systems for innovative calorimeters
DIF – LDA Command Interface
Status of the DHCAL 1m2 GRPC Acquisition
EUDET Elec/DAQ meeting
CALICE DAQ Developments
CALICE meeting 2007 – Prague
Comments on the DAQv2 advancement
Status of the DHCAL DIF Detector InterFace Board
DHCAL PCB STUDY For RPC 1 m2 PCB SOLUTION
Test Slab Status CALICE ECAL test slab: what is it all about?
Status of the Data Concentrator Card and the rest of the DAQ
CALICE/EUDET Electronics in 2007
The DHCAL DIF Board For the M2 Prototype
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
CALICE meeting 2007 – Prague
State of developments on Readout interface of European DHCAL
The DHCAL for the m2 and m3 prototype
First thoughts on DIF functionality
Presentation transcript:

Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters Guillaume Vouters, DHCAL Europe June 2008

2 June 2008The DHCAL DIF Board2 The DHCAL Architecture SLAB Main aims of the DIF: - The DIF has to be able to communicate with PCs and HardRocs on the SLAB through the intermediate board. - The DIF has to be able to configure ASICs and to perform analog and digital readout.

13 June 2008The DHCAL DIF Board3 Architecture of the DIF Board DIF SLABSLAB FPGA ASIC Config ASIC read DAQ interface Slow control Power Supplies + 6V LDA (HDMI) USB JTAG HR analog Monitoring LDO ADC +5V 3.3V 2.5V 1.2V Mezzanine

13 June 2008The DHCAL DIF Board 4 Based on a Cyclone 3 Altera FPGA (EP3C6F484). Separated from the slab for more flexibility. – Can handle slab what ever the nb of HardRoc on it. – DIF task force interface compliant. – MicroMegas and RPC detector compatible. – HardRoc, Lyon’s asics and also Spiroc and Skyroc compatible. On the DAQ side, interface with : – The LDA (final DAQ). – PC through USB for standalone tests and debugs. – DIF neighbors. – Interface with the analog DAQ removed.

13 June 2008The DHCAL DIF Board5 SLAB Interface Samtec FSH/ SFMH 90 pin connector So the DHCAL DIF can also be used for ECAL or AHCAL ! The connector has been designed for DHCAL but also ECAL or AHCAL

Status of the DHCAL prototype Sent to production on April 29 th. 10 PCB are manufactured. 13 June 2008The DHCAL DIF Board6 DIF Board without cabling

2 June 2008The DHCAL DIF Board7 The DIF Board !! We received it 2 days ago !!

2 June 2008The DHCAL DIF Board8 Tests of the DIF Board We have done some tests: - Electrical tests: OK - JTAG test: OK

Mechanical and Electrical Characteristics 8 cm *10 cm *1.6 mm 10 layers – 4 signal layers – Controlled impedance – Classe 6 (0.12 mm wire) 13 June 2008 The DHCAL DIF Board 9 DIF Top View Many thanks to Sébastien Cap for the CAD.

2 June 2008The DHCAL DIF Board10 HR Clock + config+ control Data DIF FPGA USB SLAB Analog Firmware Status (1) Main performances of the FPGA: - After receiving Slow Control data from PC, it has to configure ASICs correctly - It has to be able to launch acquisition and analog/digital readout and to send data it will receive from ASICs to a PC.

Firmware Status (2) USB interface : OK – R/W registers, commands, … Slow control : OK – HardRoc configuration – Checking : DAC output (V) = f(SC DAC value), Return signal (SC_q) Acquisition and Digital Readout : OK – Reception of data after doing acquisition and readout. Analog readout : to be tested Monitoring : to be tested LDA interface : to be developed 13 June 2008The DHCAL DIF Board11 Software is developed by Christophe Combaret (IPN Lyon). See his talk

FW validation on the HR test board LAL HardRoc test board – 1 HR + Cyclone FPGA. – 12 bits ADC for the analog RO. – Possibility of charge injection. – USB interface. 13 June 2008The DHCAL DIF Board12

Firmware debug 13 June 2008The DHCAL DIF Board13 We use a very useful tool to debug the Firmware : Signal Tap It allow to see signals in FPGA at when we want it during experimentations !

Validation of the DHCAL DIF ASU are not available yet to test the DIF. Emulation of HardRocs using an Altera evaluation kit. – Fit the HR VHDL (digital part) in the FPGA. – User defined IO connector to interface with the DIF. => Will allow validation of the DIF and FW for N HR 13 June 2008The DHCAL DIF Board14 User defined connector FPGA to emulate HardRocs

Conclusion DHCAL DIF boards are back from production, Firmware and corresponding software (Lyon) are in progress. Before ASU reception, the DIF will be tested using an Altera evaluation kit to emulate HardRocs. => Necessity to have a validated and reliable DIF for the November test beam. 13 June 2008The DHCAL DIF Board15