Download presentation
Presentation is loading. Please wait.
Published byFlorence Amy Phelps Modified over 8 years ago
1
Sill Torres: Pipelined SAR Pipelined SAR with Comparator-Based Switch-Capacitor Residue Amplification Pedro Henrique Köhler Marra Pinto and Frank Sill Torres Universidade Federal de Minas Gerais (UFMG), Brazil Florianopolis, Feb. 29, 2016
2
Sill Torres: Pipelined SAR 2 Outline Preliminaries Pipelined Successive Approximation Register (PSAR) –General Architecture –Switch-Capacitor Residue Amplification –Zero-Crossing Detection Results Conclusion
3
Sill Torres: Pipelined SAR 3 Generation of internal analog signal V D/A with Digital Analog Converter (DAC) Comparison of V D/A with input signal V in Modification of V D/A by bits D 0 D 1..D N-1 until closest possible value to V in Preliminaries Successive Approximation Register V ref – reference voltage S&H – Sample and Hold circuit
4
Sill Torres: Pipelined SAR 4 Conversion separated in clocked stages In each stage: subtraction of conversion result from stage input Pipelined conversion of subsequent input signals Preliminaries Pipelined Converter
5
Sill Torres: Pipelined SAR 5 Preliminaries Pipelined Converter - Residue Amplification Usually: OpAmp based Common concepts: –Resistor network amplifier –Switched capacitor amplifier
6
Sill Torres: Pipelined SAR 6 ADC is based on combination of: –Successive Approximation Register (SAR) Low power / low area Slow –Pipelined Converter Fast High power / high area Residue amplification –OpAmp => several problems in nanometer technologies (e.g., size, speed, robustness against variations) –Proposed solution based on Comparator-based switched capacitor amplifier Inverter-based zero-crossing detection Pipelined Successive Approximation Register Origin of Approach
7
Sill Torres: Pipelined SAR 7 Pipelined Successive Approximation Register Architecture
8
Sill Torres: Pipelined SAR 8 Pipelined Successive Approximation Register Successive Approximation Converter
9
Sill Torres: Pipelined SAR 9 Pipelined Successive Approximation Register Successive Approximation Converter
10
Sill Torres: Pipelined SAR 10 Pipelined Successive Approximation Register Switch-Capacitor Residue Amplification
11
Sill Torres: Pipelined SAR 11 Pipelined Successive Approximation Register Switch-Capacitor Residue Amplification - Architecture Inspired by Fiorenza, 2006, IEEE JSSC
12
Sill Torres: Pipelined SAR 12 Pipelined Successive Approximation Register Switch-Capacitor Residue Amplification - Architecture VF C1 C2 Storage capacitor CS ZCD Zero-Crossing Detection I
13
Sill Torres: Pipelined SAR 13 Pipelined Successive Approximation Register Switch-Capacitor Residue Amplification - Mode of Operation 1 st : VIN is sampled on C1 and C2 2 nd : Charge transfer phase + VOUT set to GND level 3 rd : Current source activated until VZCD crosses VCM
14
Sill Torres: Pipelined SAR 14 Pipelined Successive Approximation Register Zero-Crossing Detection - Architecture Inspired by Chao, 2013, ISSCC
15
Sill Torres: Pipelined SAR 15 Pipelined Successive Approximation Register Zero-Crossing Detection – Mode of Operation 1 st : Inverter shortened and VINV set to switch voltage of Inverter (VTH INV ) 2 nd : VIN (ramp) connected to inverter, inverter chain amplifies signal
16
Sill Torres: Pipelined SAR 16 Pipelined Successive Approximation Register Control Flow
17
Sill Torres: Pipelined SAR 17 Realized (on schematic level) in comercial 65nm technology VDD = 1.2 V, Vref = 1 V, VCM = 0.5 V Results Overview f sample 4.4 MSPS DNL+0.45 / -0.48 LSB 11 INL+0.43 / -0.53 LSB 11 Power440 µW E/step [P/(f sample *2 11 )] 48.8 fJ/step [6] [5] [1] [4] [3] [2]
18
Sill Torres: Pipelined SAR 18 Results Integral Non-Linearity (INL)
19
Sill Torres: Pipelined SAR 19 Combination of two ADC concepts Comparator-Based Switch-Capacitor Residue Amplification Inverter-based zero-crossing detection 11 bit ADC implemented in 65 nm technology with low power and moderate speed Conclusion
20
Sill Torres: Pipelined SAR 20 Thank you! franksill@ufmg.br OptMA lab / ART www.asic-reliability.com
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.