Presentation is loading. Please wait.

Presentation is loading. Please wait.

Sidewall Image Transfer Technology Bobby Schneider.

Similar presentations


Presentation on theme: "Sidewall Image Transfer Technology Bobby Schneider."— Presentation transcript:

1 Sidewall Image Transfer Technology Bobby Schneider

2 Outline What is Sidewall Image Transfer (SIT)? Methods A, B, C What has this been used for? – 0.026 μm² SRAM cell SIT & the future

3 What is Sidewall Image Transfer? A processing method – SIT uses optical lithography to obtain sub-resolution linewidths! (e.g. 20 nm) Will be used in next-gen CMOS processing – 22 nm and beyond – Useful for making finFETs

4 a)Pattern photoresist (PR) b)Deposit a thin conformal film (e.g. 30 nm) c)Do a short anisotropic etch d)Strip the PR Sidewall Image Transfer Method A (The easiest method) Microlithography: science and technology By Kazuaki Suzuki, Bruce W. Smith SIT forms closed loops Not flat

5 SIT Design Consideration Uses two masks – Collar (makes closed loops) – Trim (to define lines) Collar maskResultTrim mask PitchLine-width

6 Sidewall Image Transfer Method B (Furukawa et al.) Width defined by HF etch duration (e.g. 20 nm) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Tungsten (W)

7 Sidewall Image Transfer Method B (Furukawa et al.) Width defined by HF etch duration (e.g. 20 nm) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Tungsten (W)

8 Sidewall Image Transfer Method B (Furukawa et al.) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Tungsten (W)

9 SIT Method B Result (Furukawa et al.) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Tungsten (W) Small pitch (40 nm pitch possible) Narrow line-width (12 nm width possible) No feet

10 Sidewall Image Transfer – Method C (Furukawa et al.) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Photoresist (PR)Germanium (Ge)

11 Sidewall Image Transfer – Method C (Furukawa et al.) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Photoresist (PR)Germanium (Ge)

12 Sidewall Image Transfer – Method C (Furukawa et al.) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Photoresist (PR)Germanium (Ge)

13 SIT Method C Result (Furukawa et al.) Small pitch (40 nm pitch possible) Narrow line-width (12 nm width possible) Si SubstrateSiO 2 Poly-Si Si 3 N 4 Photoresist (PR)Germanium (Ge) No feet

14 How has SIT been used? “… the smallest FinFET SRAM cell size of 0.063 μm² reported to date using optical lithography.” (Basker et al. 2010)

15 How has SIT been used? (Ctd.)

16 FinFET Performance

17 SIT & The Future “CMOS Transitions to 22 and 15 nm” – David Lammers, News Editor -- Semiconductor International, 1/1/2010 “Scott Thompson, a former Intel technology manager who now teaches at the University of Florida at Gainesville, believes Intel will adopt a tri- gate structure at some point, while the rest of the industry will shy away from the manufacturing challenges of finFETs.” “I believe most people in the industry would agree that finFET processing is more difficult. Lithography is a huge challenge, though people can overcome that with sidewall image transfer.” -Bruce Doris, manager of advanced device integration at IBM's Albany, N.Y., R&D center

18 Takeaways… Things to remember: – Sidewall image transfer (SIT) uses optical lithography to achieve very narrow linewidths – 12 nm linewidths achieved, 40 nm pitch – 2 masks: Collar & Trim – Linewidth controlled by etch distance of sidewall – SIT will possibly be used at the 15 nm node of CMOS by Intel

19 Thank you! – That’s all.

20

21


Download ppt "Sidewall Image Transfer Technology Bobby Schneider."

Similar presentations


Ads by Google