Download presentation
Presentation is loading. Please wait.
Published byCleopatra Casey Modified over 9 years ago
1
A New Low Power Flash ADC Using Multiple-Selection Method Adviser: Dr.Hsun-hsiang Chen Presenter: Chieh-En Lo
2
Reference Wen-Ta Lee; Po-Hsiang Huang; Yi-Zhen Liao; Yuh-Shyan Hwang; Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on 20-22 Dec. 2007 Page(s):341 - 344 Digital Object Identifier 10.1109/EDSSC.2007.4450132 Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
3
Outline Introduction Modified flash adc architecture Proposed multiple-selection for flash adc Simulation and experimental results
4
introduction To reduce the power consumption for flash adc, we propose a multiple-selection design method to reduce the number of comparators Compared with the traditional 6-bit flash adc uses 63 comparators, our new proposed 6-bit modified flash adc architecture only uses 27 comparators therefore has smaller size and lower power consumption.
5
Modified flash adc architecture A. Comparator Vin>Vref, Vout 1 Vout! 0 Vin<Vref, Vout 0 Vout! 1
6
Modified flash adc architecture B. 4-bit modified flash adc
7
Proposed multiple-selection for flash adc
9
Simulation and experimental results
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.