Download presentation
Presentation is loading. Please wait.
1
Viterbi Decoder: Presentation #6 M1 Overall Project Objective: Design a high speed Viterbi Decoder Stage 5: 23 rd Feb. 2004 Component Simulation Design Manager: Yaping Zhan Omar Ahmad Prateek Goenka Saim Qidwai Lingyan Sun
2
Status 18-525, Integrated Circuits Design Project Design Proposal (Done) Architecture Proposal (Done) Gate level Design(Done) Component Layout (DRC & LVS): DONE basic components: 100% functional blocks: 100% Component Simulation: DONE basic components: 100% functional blocks: 100% To be done: Chip Layout Spice Simulation of Entire Chip
3
Schematic: top level 18-525, Integrated Circuits Design Project Viterbi Decoder clk rst In_valid In_data Out_valid Out_data BCU ACS Trace Back ML Search
4
Old Floor Plan BCU ACS ML Search Trace Back 18-525, Integrated Circuits Design Project
5
New Floorplan 18-525, Integrated Circuits Design Project M4 M2 M3
6
Comparators Comparators everywhere… M4 M2 M3
8
Signal Flow through Trace Back 1 18-525, Integrated Circuits Design Project
9
Signal Flow through Trace Back 1 18-525, Integrated Circuits Design Project Mux Flip-Flop
10
Signal Flow through Trace Back 2 18-525, Integrated Circuits Design Project Mux FF Mux FF Mux FF … … … … … … … …
11
Adder 8b Propagation Delay 18-525, Integrated Circuits Design Project Worst Case: 1.44 ns
12
Adder 8b Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 390ps. Falling Time: 238ps.
13
18-525, Integrated Circuits Design Project Comparator 8b (10 f F) Propagation Delay Worst Case: 1.52 ns
14
Comparator 8b (10 f F) Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 420ps. Falling Time: 350 ps.
15
18-525, Integrated Circuits Design Project Comparator 8b (50 fF) Propagation Delay Worst Case: 2.23 ns
16
Comparator 8b (50 fF) Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 1.21 ns. Falling Time: 923 ps.
17
18-525, Integrated Circuits Design Project Flip Flop 1b (10 fF) Propagation Delay Clk to Q: 137 ps.
18
Flip Flop 1b (10 fF) Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 188ps. Falling Time: 106 ps.
19
18-525, Integrated Circuits Design Project Flip Flop 1b (50 f F) Propagation Delay Clk to Q: 405 ps.
20
Flip Flop 1b (50 f F) Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 703ps. Falling Time: 450 ps.
21
18-525, Integrated Circuits Design Project Mux 1b Propagation Delay Worst Case: 143 ps
22
Mux 1b Rising and Falling Transitions 18-525, Integrated Circuits Design Project Rising Time: 181ps. Falling Time: 159 ps.
23
18-525, Integrated Circuits Design Project Multiplier 8b Propagation Delay Worst Case: 390 ps
24
18-525, Integrated Circuits Design Project Multiplier 8b Rising and Falling Transitions Rising Time: 450 ps. Falling Time: 370 ps.
25
18-525, Integrated Circuits Design Project Critical Path The critical path lies within the ACS_unit. Adder Comparator Mux Adder = 1.44 ns. Comparator = 2.23 ns. Mux = 143 ps. Wire Delay = 10 ps. Min clock speed = 261 Mhz.
26
18-525, Integrated Circuits Design Project Questions?
Similar presentations
© 2024 SlidePlayer.com. Inc.
All rights reserved.