Download presentation
Presentation is loading. Please wait.
1
Mixed Analog and Digital Circuit Boards for the ATLAS TRT Nandor Dressnandt, Godwin Mayers, Toni Munar, Mitch Newcomer, Rick Van Berg, Brig Williams University of Pennsylvania Bjorn Lundberg Lund University Thurston Chandler, Colin Gay Yale Curt Baxter University of Indiana
2
NSS 20032 TRT Physical Layout Barrel End Cap Wheel Electronics Readout on Tread Barrel Readout in 2.5cm Crack
3
NSS 20033 Full Readout With Custom ASICS Low Level Differential Ternary Output (200uAStep) ASDBLR DTMROC LVDS (like) Clock/Control/Data Chip to Back End 16 Channel Readout ASIC Triplet
4
NSS 20034 Barrel TRT Module End HV Connector Arrays of 16 Straw Wire Anodes + 6 (AC coupled) Cathode Ref Barrel Support Frame Straw wire Density 30mm 2 / straw 2X the density of Wheel
5
NSS 20035 Stamp Board Approach Stamp FLEX Boards Kapton Connection Inputs from straw wires Output Roof Connector DTMROC in TQFP Chip on Board ASDBLR’s 16 Channel ASIC triplet Readout Cathode Reference Low Manufacturing Yield
6
NSS 20036 ASIC Packaging Custom Fine Pitch Ball Grid Arrays ASDBLR 8channel ASDBLR 8channel 16 Channel DTMROC 7.2 X 9.6mm 11X13mm
7
NSS 20037 Stamp Board Threshold Scans Large Channel to Channel Variations due to Clock pickup # Hits in 75ns Gate Increasing Thresold
8
NSS 20038 External currents added in signal return path can seriously corrupt straw signal. Signal Return Path ASD Preamp Agnd Connector pins Straw reference Plane HV CAP Straw Cathode Ideal Signal Return These currents may be redirected over a large area by adding a low impedance network of conductors at the end of the module. Other Conductors Cable Shield currents, Dgnd bounce noise
9
NSS 20039 Single Analog and Digital Board Approach Module 1 Small Triangle (one of 16 Custom Barrel Designs) Data Cable Connector (Unstuffed) DTMROC ASICS Top Side Digital Under side Analog ASDBLR ASICS underside Straw Pin Floating Contact (NAIS) Connector Input Protection Board(s) 16 Straw modularity 1 of 10 Boards Shown Power Access along All Edges to Analog GND Encloses Detector Ends
10
NSS 200310 First try at A and D Board Hopeful but not very good. Clock pickup between supplies. Poor access to board grounds at the top of the board. Line over line differential clock / control routing near inputs. Trial areas where different routing techniques were studied. It did provide an essential case study to justify effects of various design techniques that otherwise would be simple speculation. Motivates Common Sense Design Rules: Separate Analog and Digital Power Domains. Maximize distance between Digital and layers and Analog power layers (lower Capacitance between domains). A and D Grounds join at board edges with small resistance at many locations (Current Flow Control). Blind Vias for Analog inputs and Digital clock, data and control.
11
NSS 200311 Second A and D Barrel Board 90% of channels work acceptably. 1 – 2 channels per location exhibit serious clock pickup noise. Cause Blind vias from inputs poking through Board shield layers. Straw Input Side with first inner layer Loc #3
12
NSS 200312 Problem Location (#3) Position 3 Active Roof for Module 2 50% Threshold in DAC Counts Beam Clock Syncronous Time Bin 3.1ns /Bin 75ns total Width 50% occupancy threshold by time 3.1ns bin
13
NSS 200313 AR2FS Location #3 Layer 14 Component Side Input Connector ASDBLR
14
NSS 200314 AR2FS Location #3 Layers 14 and 12 (analog side) Input Connector ASDBLR Side by side input traces under connector layer 12
15
NSS 200315 AR2FS Location #3 Layers 12, 14, and 1 (DTMROC side)
16
NSS 200316 AR2FS Location #3 Layers 14, 12, and 1 Clock vias Highlighted
17
NSS 200317 AR2FS Location #3 Layers 14, 12, 1, and 4 Clock vias Highlighted
18
NSS 200318 AR2FS Location #3 Layers 14, 12, 1, and 4 Clock vias, Line 11 Highlighted Measured Clock Pickup Threshold 50% min-max 100 DAC Cnts Ch #7
19
NSS 200319 AR2FS Location #3 Layers 14, 12, 1, and 4 Clock vias, Lines 11, 14, and 15 Highlighted Measured Clock Pickup Threshold 50% min-max 180 DAC cnts Ch #9
20
NSS 200320 AR2FS Location #3 Layers 14, 12, 1, and 4 Clock vias, Lines 11, 14, and 15 Highlighted Line 5 Highlighted in Light Gray Measured Clock Pickup Threshold 50% min-max 35 DAC Cnts Ch #3
21
NSS 200321 Board Injection Capacitance Analog Blind Via to Digital Clk Trace End of via layer 6 to nearby trace layer 4 250um separation. Measured “via to trace” clock Injection charge. Min-Max/2 = 35cnts ~ 1.5fC Clock edge amplitude ~ 150mV C = Q inj / V clock = 10fF
22
NSS 200322 Improved AR Board Design Stackup 1.Component Signal w Gndd Area fill - Gnda at edges 2.Signal 3.Vdd 4.Gndd 5.Signal - Gnda ring at board edge. 6.Signal (desperation layer) no clocked signals Gnda ring at board edge. 7.Empty 8.Vee (-3V) 9.Gnda ( Shields inputs from Digital side.) 10.Vcc ( Open under inputs to reduce capacitance) 11.Signal ( threshold test pulse etc.) Gnda Area fill with slots under inputs 12.Input Signal with Gnda Area fill 13.Gnda 14.Analog Components, Signal, Gnda Area fill Blind vias
23
NSS 200323 Visualization of AR Board Shield Layers Power Curt Baxter IU Digital Domain Clk/ Control Vdd Gndd Gnda Vee Vcc Analog Signal
24
NSS 200324 Active Roof Layout Side View Single Site (visualization) Input Shield
25
NSS 200325 Present Performance On Detector Threshold AR 1 Scans
26
NSS 200326 Latest Board Test Results(AR1FL) 300 KHz Rate Threshold by location and channel We are Awaiting the Edge Plated and improved GNDA Version Target Threshold ~2fC
27
NSS 200327 Summary of our Approach Separate Analog and Digital Domains vertically. Merge Grounds but Control Current flow. Shield inputs with analog ground plane. Minimize capacitance of input traces to other internal board layers. Complete shield of end of detector with analog ground. Encourage Digital energy to radiate away from Analog side. Keep clock /control/data above Vdd. Use board thickness to reduce capacitive coupling between Analog and Digital power planes. Use low level differential clock/control/data for off chip communication. We should note that these boards present a challenge to the board mfgrs Used so far. Not impossible but both expensive and often late in arrival.
28
NSS 200328 Estimating Required Vdd Filter Capacitance Assume 40MHz Clocked devices on DTMROC must be filtered locally to at least 1mV using local capacitance. AR1FL Vdd current measurements clock “on” “off” Vdd Current 1.1A 0.89A Difference current by chip – 19.1mA
29
NSS 200329 Determining Filter Capacitance
30
NSS 200330 DTMROC Vdd filtering Model of Clocking Current (mostly on DTMROC) 40 Mhz Bx ~ 200pF “on Chip” Aggregate clocked Capacitance Vdd Gndd Assume 1.5ns Switching Peak current ~300mA
31
NSS 200331 AR board Vdd filtering Bigger Picture Vdd Gndd L-R-C Power Cable AR board DTMROC’s Each DTMROC ΔQ = 200pF * 2.5V Choose Filter Cap s.t. ΔV (supply open) = 1mV C filter = ΔQ / 1mV = 0.5μF
32
NSS 200332 Vdd (Layer 3) – Gndd (Layer 4) Scope Measurements 2 -.2uF caps / DTMROC 6 -.2uF caps / DTMROC 7mV peak – Peak 2.3mV RMS 17mV peak – Peak 5mV RMS Via impedance limits Improvement here.
Similar presentations
© 2024 SlidePlayer.com. Inc.
All rights reserved.