Download presentation
Presentation is loading. Please wait.
1
Design and Implementation of VLSI Systems (EN0160) Sherief Reda Division of Engineering, Brown University Spring 2007 [sources: Sedra/Prentice Hall, Saint/McGrawHill, Weste/Addison Wesley]
2
Last time: Lecture 03: CMOS fabrications How do transistors make up different CMOS gates? Today: Fabrication of CMOS gates
3
What needs to be fabricated?
4
Top view
5
Fabrication Target: Inverter GND VDD
6
Gate layouts is decomposed into primitives layouts that would be printed in sequence
7
Wafer preparation
8
Photolithography is used to print desired patterns on the wafer UV light Reticle field size 20 mm × 15mm, 4 die per field 5:1 reduction lens Wafer Image exposure on wafer 1/5 of reticle field 4 mm × 3 mm, 4 die per exposure Serpentine stepping pattern The feature size directly depends on the wavelength of your lithographic system masks
9
P Type start wafer
10
Grow P-epitaxial layer
11
Spin Resist Coating
12
Expose N Well Mask
13
Develop resist (remove resist exposed to light)
14
Implant N Well
15
Remove Resist
16
Main 5-6 Steps: SEDAR (possible pre-spin action, e.g., deposit) Spin resist Expose (using mask) Develop resist ACTION (e.g., implant, etch, oxidize) Remove Resist
17
Anneal wafer to grow new oxide layer and diffuses N well
18
Remove oxide from anneal
19
Spin Resist
20
Develop resist
21
Expose resist with active diffusion mask
22
Grow oxide on exposed surface
23
Remove resist
24
Grown thin oxide over silicon surfaces
25
Deposit poly using Chemical Vapor Deposition (CVD)
26
Spin resist – expose resist using the GATE mask – develop resist – etch poly
27
Remove thin oxide layer where exposed
28
Spin resist – expose with P implant mask – develop resist – implant P
29
Spin resist – expose with N implant mask – develop resist – implant N
30
Remove resist – anneal wafer – oxide etch
31
Deposit oxide using CVD – spin resist – expose Contact mask – develop resist - etch contact hole – remove resist
32
Deposit metal 1 – spin resist - expose metal 1 mask – develop resist - etch metal – remove resist
33
Fabrication Summary Oxidation (Field oxide) Silicon substrate Silicon dioxide oxygen Photoresist Develop oxide Photoresist Coating photoresist Mask-Wafer Alignment and Exposure Mask UV light Exposed Photoresist exposed photoresist exposed photoresist G SD Active Regions top nitride S D G silicon nitride Nitride Deposition Contact holes S D GG Contact Etch Ion Implantation resistresist ox D G Scanning ion beam S Metal Deposition and Etch drain S D GG Metal contacts Polysilicon Deposition polysilicon Silane gas Dopant gas Oxidation (Gate oxide) gate oxide oxygen Photoresist Remove oxide RF Power Ionized oxygen gas Oxide Etch photoresist oxide RF Power Ionized CF 4 gas Polysilicon Mask and Etch RF Power oxideoxide Ionized CCl 4 gas poly gate RF Power
34
Spin polyimide – spin resist – expose via 1 mask – etch via – remove resist
35
Deposit metal 2 – spin resist – expose metal 2 – etch metal – remove resist
36
Spin polymide – spin resist – expose via 2 mask – etch via – remove resist
37
Deposit metal 3 – spin resist – expose metal 3 mask – develop resist – etch metal – remove resist
38
Spin polyimide – spin resist – expose passivation mask – develop resist - etch poly – remove resist – deposit nitride – spin resist – expose passivation mask – etch nitride – remove resist
39
More metal layers?
40
The printer Illuminator optics Beam line Excimer laser (193 nm ArF ) Operator console 4:1 Reduction lens NA = 0.45 to 0.6 Wafer transport system Reticle stage Auto-alignment system Wafer stage Reticle library (SMIF pod interface)
41
Summary Today: –Reviewed fabrication process Next time: –How to print different gates?
Similar presentations
© 2024 SlidePlayer.com. Inc.
All rights reserved.