Download presentation
Presentation is loading. Please wait.
Published byBertram Thompson Modified over 9 years ago
1
Sundance High-tech DSP solutions. Giving you the freedom to design Multiprocessor Technology Ltd SYSTEM CONFIGURATION
2
CARRIER BOARD PCI HOST/Carrier Board PCI HOST Host Comport Global bus TIM1TIM2TIM3TIM4 Master Config line Reset
3
DSP module TIMn FLASHFLASH DSP FPGA bitstreams bootloader User data application FPGA Init Power-up Reset Run Communication resources Config. load bootloader bitstreams User data application
4
FPGA module with PROM Power-up Reset TIMn PROMPROM CPLD FPGA FPGA Init Config. load bitstream Xilinx Parallel Cable IV JTAG Communication resources Run
5
FPGA module via comport Power-up Reset TIMn CPLD FPGA FPGA Init Communication resources Config. load ComPort Transmitter bitstream ComPort Run
6
TIM1 FLASHFLASH DSP FPGA System with Host TIM2 CPLD or MSP430 FPGA HOST bitstream Links ComPort Reset Communication resources TIM connector
7
Reconfiguring with the Config line TIM1 FLASHFLASH DSP FPGA TIM2 CPLD or MSP430 FPGA HOST bitstream Reset Communication resources Config Links ComPort TIM connector
8
Slave SelectMap mode FPGA configuration Power-up Reset - The PROGRAM and INIT pins are both driven Low by the FPGA. Run Configuration sequence - The global reset signals are toggled when the DONE pin goes High. FPGA Init - PROGRAM goes High and INIT goes High a short time later. The device can remain permanently in this state if either PROGRAM or INIT are held Low. Config. load - After INIT has gone High, the mode pins [M2..M0] are sampled on the rising edge of CCLK.
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.