Presentation is loading. Please wait.

Presentation is loading. Please wait.

Low charge button and stripline BPM electronics based on MicroTCA Bastian Lorbeer, DESY, MDI DITANET workshop CERN, 17 January, 2012 Development status.

Similar presentations


Presentation on theme: "Low charge button and stripline BPM electronics based on MicroTCA Bastian Lorbeer, DESY, MDI DITANET workshop CERN, 17 January, 2012 Development status."— Presentation transcript:

1 Low charge button and stripline BPM electronics based on MicroTCA Bastian Lorbeer, DESY, MDI DITANET workshop CERN, 17 January, 2012 Development status of the first MicroTCA based BPM system

2 Outline OUTLINE FLASH 1 and FLASH 2 Requirements Concept and Signals Acquisition Evaluation Summary And Outlook

3 FLASH 1 AND FLASH 2

4 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 4 Stripline and button installed BPMs in FLASH dump FEL beam bypass line matching section matching section undulators collimator section gun accelerating modules bunch compressors button BPM stripline BPM cavity or re-entrant cavity BPM New uTCA based BPM electronics will successively replace old VME based systems in FLASH 5 different button BPM types deliver different amplitude and signal shape 2 different types of stripline BPM Source: Drawing from Nicoleta Baboi, DESY, MDI

5 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 5 Performance of installed BPMs at FLASH button type BPMsStripline BPMs For both types of BPMs the resolution is sufficient down to a charge ca. 0.5nC -> below this level new electronics or improvement in the existent are necessary Source: Measurements by Nicoleta Baboi, DESY, MDI

6 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 6 Button / Stripline BPM for FLASH 2 Extraction top view Button and stripline BPMs will be equipped with MicroTCA systems FLASH 2 Extraction region where many BPMs will be installed

7 REQUIREMENTS

8 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 8 Relevant parameters for electronics design bunch charge0.1-1nC bunch spacing≥222ns maximum macro- pulse repetition rate25Hz Beam Pipe Diameter40.5mm Single bunch resolution50μm Averaged RMS resolution over 1000 Bunches of identical train10μm Operation range for maximum resolution+/- 3mm Operation range delivering reasonable signal+/-10 mm Source: Dirk Nölle, Boris Keil, Winfried Decking: „The European XFEL Beam Position Monitor System”, Conceptual Design Report Document 3: Requirements & Interface Definition Rev. 1.00, June 15, 2010 t I 100ms Duty cycle ~ 0.8% (XFEL 0.65%) 1-9 mA t I 800  s (XFEL 650  s) I peak ~ 2.5 kA Macro-pulse duration t I 1.0-0.111  s (XFEL 200  s) bunch spacing The FLASH2 specifications are compatible with XFEL requirements

9 CONCEPT AND SIGNALS

10 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 10 Conceptual system design Example follows: Warm button type XFEL Delay up to 100ns, Not fix yet ! Combiner type: broadband RF cable 3/8“ Length < 30m RTM low charge Peak detector electronics SIS8300 10channel ADC board Housing is a MicroTCA crate U1 U2 +Stripline BPM

11 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 11 Button BPM simulation and measurement Dirk Lipka et. al.: „Button BPM Development for the European XFEL”, Proceedings of DIPAC2011, Hamburg, Germany, MOPD19, Measurement data from 1. May 2011 at SDUMP Measured : 11.29 ± 0.72 mm Simulated : 10.61 mm monitor constant SDUMP: feedthroughs spectra of button signal after cable Diameter: 40.5 mm Button size: 17 mm

12 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 12 Typical button BPM receiver Input Signal / Charge sweep Measurement at SDUMP on 1 May 2011 Signal of horizontal plane, delay: ~55ns Cable length: ~80m Charge sweep 100mV ~ 100pC Position ~ 3.75mm minimum of bunch signal for centered beam is displayed here ! 55ns Position information U1, U2

13 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 13 Typical Stripline BPM receiver input signal Stripline parameters beamline dia = 34 mm stripline length = 200.5mm cable type / length= 3/8‘‘ Acome / ~20 m Monitor constant= 20mm 1.35ns Filtered with a 8 order low pass filter at 500MHz Better use a flat time response filter here ! Signal here shown for one stripline

14 ACQUISITION

15 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 15 VME vs. MicroTCA VME Number of new developments is decreasing, sales are still constant Bus technology has speed limitations Wide busses create a lot of noise in analog channels But, a lot of I/O modules are available No standard management on crate level No management on module level So far no extension bus survived One damaged bus line stops a whole crate Address and interrupt misconfigurations are hard to find MicroTCA Scaleable modern architecture From 5 slot µTCA … full mesh ATCA Gbit serial communication links High speed and no single point of failure Standard PCIe, Ethernet (, SRIO) communication Redundant system option 99.999% availability is possible Well defined management A must for large systems and for high availability Hot-swap Safe against hardware damage and software crashes Courtesy: Kay Rehlich, MCS, DESY

16 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 16 MicroTCA systems currently used at DESY-MDI System specs are based on the PICMG standard (MTCA 4.0 for Physics) Zone 3 connector Laboratory crate system Front Back 19‘‘ production crate system6 slots12 slots CPU HD & VGA Digitizer AMC timing analog frontend RTM

17 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 17 LCBPM RTM Rear Transition Module RTM LCBPM made by MDI1 / FEB Zone 3 connector: Power supply Input 1 Input 2 Test pulse in MPS TTL Gate External clk Test pulse out

18 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 18 RTM one channel one channel for one plane active temperature Stabilization of diode 31.25dB range 0.25 dB steps Gain ~ 36dB To ADC buffers On digitizer board via Zone 3 connector

19 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 19 Typical Output signals of RTM Input signal to front end 100ns delay for second pulse generated with AWG resembles zero offset signal Output signal after peak detector test port 750mV for first pulse From here: calculation of offset position ! First pulse: information for U1 Second pulse: information for U2 62ns Signals from one plane combined after a delay line of 14 m

20 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 20 ADC input circuitry and clocking scheme Clock dividers: Phase offset Programmable delay ADC buffer chip w/ 2 ADCs Traces to ADC board are length compensated on SIS 8300-V2 125MSPS 10 channels Clock distribution for various clocking schemes Optional Clocking from: external clocks fed from RTM, or backplane Block diagram: SIS8300 μTCA FOR PHYSICS Digitizer User Manual, SIS8300-M-1102-2-V211.doc as of 05.08.11

21 EVALUATION

22 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 22 ADC / buffer noise of DC coupled channels Typical timetrace of single ADC channel: measurement with ~100 Ω input termination counts peak- peak! all channels on the board: These are the DC coupled channels !! in mV Plotted for all 10 channels All channels have a noise band less than 1.2mV – approximately 11/12 Bits

23 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 23 Noise of RTM and AMC in crate with 50 Ohm input load ADC channels of one plane (e.g. horizontal plane) all ADC channels of digitizer board All channels have a noise band less than 1.5mV –still ca.10 Bits

24 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 24 Current laboratory setup Arbitrary Waveform Generator: 10Bit Resolution 12GS/s (-3dB @ 3.5GHz) Input signal Trigger Dicharge pulse bunch signals raw data out Read out with a MATLAB tool from server Free running clock at 125MHz at the moment Access servers Provided by MCS, DESY

25 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 25 A train of output pulses Input signal - combined signal of two buttons in one plane Example: Signal levels correspond to a 40.5 mm button BPM (17 mm button) @ 30 pC close to the center Performance data not yet calculated from pulse train output! pos 1 pos 2

26 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 26 Summary & Outlook OUTLOOK More detailed analysis of available data More lab tests (position sweep for different charges) Evaluation in machine of the system to come Feb/ Mar 2012 Improvements in the power supply on RTM and signal conditioning Development of correction tables for individual charges Possible switching to 250MSPS ADC with 14Bits on the acquisition card Series production of redesign at the end of summer 2012 Development of FPGA firmware to process data on acquisition card Correction algorithm for large offsets of the beam SUMMARY Measures each bunch in train with repetition rate of 222ns Dynamic range from 0.1 to 1nC Calibration with 10 Bit resolution input signals in the lab Online testing possible between macropulses Free running mode and synchronous mode Timing and clocks delivered by the the machine in the synchronous mode

27 THANKS Jorgen Lund-Nielsen, Rudolf Neumann, Frank Schmidt-Föhre, Nicoleta Baboi, Dirk Nölle, Petr Smirnov, Peter Göttlicher, Bart Faatz, and many others

28 BACKUP SLIDES

29 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 29 Position sweep with AWG Linearity of Front End (RTM)

30 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 30 Signal in the receiver and discharge path After first LNA After second LNA After discharger and buffer After discharger testport signal

31 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 31 Power supply noise 8V power supply ext DC:Vrms= 28uVrms Vpkpk= 220uV Measurement limit: Vrms= 13uVrms Vpkpk= 100uVpkpk Measured in a bandwidth B= 1GHz !!! Measured outside the crate with laboratory DC supply

32 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 32 Low noise amplifier output noise Eval board LNA:Vrms= 242uVrms Vpkpk= 1.7mV Measurement limit: Vrms= 13uVrms Vpkpk= 100uVpkpk Measured in a bandwidth B= 1GHz !!! Measured outside the crate with external DC supply

33 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 33 LNA evalboard vs. LNA PCB Evalboard *100 and external supply LNA on PCB *100 and crate supply 1.8us repetitive spikes from crate supply 555kHz Naked crate brings 3.6us repetitive ripple 277kHz crate Behind DCDC

34 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 34 Bandwidth of frontend „RF part“ -3dB corner at ~ 330MHz Flat time response !

35 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 35 FEMTO preamp risetime / bandwidth Measured with AWG square 1000 Measured with Jorgens pulser

36 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 36 Toroids resolution

37 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 37 Synchronisation with Machine Timing Courtesy: Attila Hidvégi, Stockholm University Physics Departement, Rev 0.1.2 Purpose Distribute clocks and trigger information to the whole accelerator system and experiments. Deliver the 1.3 GHz main RF-frequency and other derived frequencies. Synchronize the clock-phases and keep them drift free, with a total jitter: <5 ps (RMS). Deliver clocks and triggers through the backplane and through the front panel. Cost efficiency Features Both transmitter and receiver functionality Delivers clocks and triggers through front panel and backplane. 8 M-LVDS signals to the backplane Main frequency is 1.3 GHz Derived frequencies are divided from the main frequency, and synchronized in phase Clock outputs are adjustable in stepsof 100 ps Single SFP for optical communication ~25 W power consumption

38 Bastian Lorbeer | DITANET Workshop | 17 January 2012 | Page 38 History of BPMs at DESY SEDAC Module anno 1985, Rudolf Neumann, Jörg Neugebauer uva. Tektronix Scanconverter anno 1976, people involved: Franz Peters, Rudolf Neumann XFEL BPM prototype in 2007, Thomas Traber, project assigned to PSI Wendt Elektronik, VME based since 1995 and earlier in operation at FLASH w/ remote access since 2005, electronics with many modifications and improvements by Jorgen Lund-Nielsen and Wolfgang Riesch


Download ppt "Low charge button and stripline BPM electronics based on MicroTCA Bastian Lorbeer, DESY, MDI DITANET workshop CERN, 17 January, 2012 Development status."

Similar presentations


Ads by Google