Download presentation
Presentation is loading. Please wait.
Published byMarsha Carr Modified over 8 years ago
1
South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH Micro-B SMA JTAG USB Clock RJ45 GPIO RGMII AFE Analog UART
2
ETH PHY South Bridge North Bridge VSUP - 3.6V ~ 5V D3V3 - Digital 3.3VD1V5 - Digital 1.5V A1V5 - Analog 1.5V A3V3 – Analog 3.3V AFE
3
SmartFusion FPGA fabric MSS CCC CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE 1 CLK AFE 2 CLK MSS 32 kHz OSC GLC GLB GLA0 PLL CLKC 20 MHz from SMA 20 MHz from TCXO 32 kHz from XTAL 50 MHz from ETH OSC 60 MHz from USB chip max. 20 MHz to AFEs (DDR) 20 MHz (differential) to mezzanine 20 MHz to SMA
4
ETH PHY South Bridge North Bridge VSUP D3V3D1V5 A1V5A3V3 ADC, DAC
7
SRAM South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH SMA Jack/BNC Analog JTAG Clock I/O Analog LED GPIO EMI
8
SmartFusion FPGA fabric MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC GLC GLB GLA0 PLL CLKC
9
SmartFusion Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC GLC GLB GLA0 PLL CLKC
10
SmartFusion FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL CLKC
11
FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSSETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL
12
FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSSETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL
13
CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT ETH CLK AFE1 CLK AFE2 CLK MSS ETH PHY
14
CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT ETH CLK
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.