Download presentation
Presentation is loading. Please wait.
Published byMagdalene Patterson Modified over 9 years ago
1
1 iTOP readout firmware development K. Nishimura and G. Varner 25-MAR-2011 lDAQ meeting Not shown: Joshua Sopher (firmware) Lili Zhang (DSP coding)
2
2 Overview Status of various components Immediate deadline cosmic test in Japan Essential gate prior to CERN beam test Today focus on this first deadlines ASICs: BLAB3A or IRS2+amps Progress on the 128-channel readout module Firmware/software development issues Kurtis will discuss schedule
3
3 iTOP Readout Overview 8k channels 1k 8-channel waveform ASICs 64 SRM 64 DAQ fiber transceivers 32 FINESSE 8 COPPER Precision timing requires 64 channels high-precision clock distribution (<~ 10ps) Approximately 30m runs
4
4 Major milestone:1/16 system test Third generation waveform sampling ASIC Clock jitter cleaners
5
A very crowded location! 5 8k vs. 14k (CDC channels) << 10% of space!
6
First prototype iteration results 6
7
Proposed modular solution 7
8
Top view of new electronics showing the positions of the fiber transceivers and overall width 30mm 88.2mm 200.2mm 312.2mm 424.2mm 475.2mm
9
Top view of new electronics showing the positions of the fiber transceivers and overall width_030111. 30mm 88.2mm 200.2mm 312.2mm 424.2mm 475.2mm Suzuki-san and Kohriki-san would like to see the fibers clustered into two ingress/egress positions.
10
10 Such a change NOT a viable option Would require 2 completely different designs Firmware would have to be different! Timing would be different, different systematic effects, cannot interchange parts… Marc will discuss proposed reconfiguration Helps with module seating/cooling Other cable routing, cooling more plausible Rest of talk about components
11
Proposed modular solution 11
12
BLAB3 Specifications Time alignment critical –Synchronize sampling to accelerator RF clock –>5us a must for trigger, since single photon rates high Needs Gain!
13
BLAB3/IRS (amp/no-amp) 8x RF inputs (die upside down) 5.82mm 7.62mm 32k storage cells per channel (512 groups of 64) 13
14
BLAB3/IRS Single Channel Storage: 64 x 512 (512 = 8 * 64) Sampling: 128 (2x 64 separate transfer lanes Recording in one set 64, transferring other (“ping-pong”) Wilkinson (32x2): 64 conv/channel 14
15
Sampling speed 15
16
ARA Digitizer - 12-MAR-2011 IRS2 DC Linearity Calibration 16
17
IRS2 Noise Measurement <1mV 17
18
Measurement via RF sine Analog BW ~1GHz
19
BLAB3A testing (carrier board) 19 23mm x 50mm Plan to submit soon BLAB3A
20
Proposed modular solution 20
21
SCROD feasible? (mid-October) 21
22
brainstorming the mechanical mockup (mid-November) 22
23
Might work mechanically, if can really fit components… 23
24
mechanical mockup (mid-November) 24
25
brainstorming SCROD 25
26
SCROD block diagram 26
27
status of SCROD layout on Dec 23rd 27
28
SCROD Fabricated Rest of board stack needed: Firmware!! 28
29
Proposed modular solution 29
30
Data link margin (re-visited) 30 Can work problem from other direction: 2.4Gbps (on 3Gbaud link) At 30kHz L2 (100ns window, 0.3% RealTime) 80kbits/event at 512 bits/hit ~= 150 hits/link ~600 hits/event/iTOP counter Expect ~4 background p.e./event Maintain > 10x link margin
31
31 Beam test: a 1/16 system test Third generation waveform sampling ASIC Clock jitter cleaners
32
32 Summary/Open issues Much firmware work needed Help from PNNL; write system documentation Hardware – confirm items previous slide Complete BLAB3A carrier, routing boards Interface board done, submit 3x designs soon Confirm performance of integrated module, including with MCP-PMTs Development manpower resource limited (next talk)
33
33 Back-up slides
34
34 Photo-detector: Hamamatsu SL-10 Micro-channel Plate: –Operates in 1.5T B-field –<50ps single photon timing Multi-pixel (4x4 anode pads) Enhanced Lifetime (Al protection layer) Interesting mechanical challenges (PMT case at HV) Approximately 1” x 1”
35
BLAB3 status and schedule SpecificationBLAB3BLAB3ABLAB3BFINAL Analog Bandwidth 175 MHz400MHz500MHz?400- 600MHz Gain [50 ref] 34-36x60x100x ?SNR>=50 Sampling speed [Giga-sample/s] 3.63.84.0 Usable sampling speed ~1.43.84.0>= 3 Internal DACsno yes Design completion Sept. 2009 Sept. 2010 January 2011 Autumn 2011 DeliveryJan. 2010Nov. 2010May 2011Winter 2011 quantity120240*120?1000 * = not for Belle2, but will learn from design
36
36 SL-10 Timing Performance Nagoya Hawai’i σ ~ 38.37 Nagoya = constant fraction discriminator + CAMAC ADC/TDC Hawai’i = waveform sampling + feature extraction
37
37 High speed Waveform sampling “oscilloscope on a chip” Comparable performance to best CFD + HPTDC MUCH lower power, no need for huge cable plant! Using full samples reduces the impact of noise Photodetector limited 6.4 psRMS CH1 CH2 Advanced Detector Research award NIM A602 (2009) 438
38
Belle2 barrel PID upgrade: iTOP 38
39
references and further info references: http://b2comp.kek.jp/~twiki/pub/Organization/B2 TDR/B2TDR.pdf http://www.phys.hawaii.edu/~idlab/taskAndSched ule/ICBMS.pdf latest info: http://idlab.phys.hawaii.edu/pcb-designs/scrod 39
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.