Presentation is loading. Please wait.

Presentation is loading. Please wait.

VLSI System Design Lect. 2.2 CMOS Transistor Theory2 Engr. Anees ul Husnain ( Department of Electronics.

Similar presentations


Presentation on theme: "VLSI System Design Lect. 2.2 CMOS Transistor Theory2 Engr. Anees ul Husnain ( Department of Electronics."— Presentation transcript:

1 VLSI System Design Lect. 2.2 CMOS Transistor Theory2 Engr. Anees ul Husnain ( anees.buzdar@gmail.com )anees.buzdar@gmail.com Department of Electronics & Computer Systems Engineering, College of Engineering & Technology, IUB

2 Outline...  Non-ideal Transistor Behavior High Field Effects  Mobility Degradation  Velocity Saturation Channel Length Modulation

3 Ideal Transistor I-V for nMOS for pMOS The important practical effects are neglected...

4 Ideal vs. non-ideal ideal Non-ideal  Saturation current does not increase quadratically with Vgs  Saturation current lightly increases with increase in Vds

5 R E A S O N S  Velocity Saturation  Mobility Degradation  Channel Length Modulation  Sub-Threshold Conduction  Junction Leakage

6 Ideal vs. non-ideal  There is leakage current when the transistor is in cut off  Ids depends on the temperature

7 Ideal vs. Simulated nMOS I-V Plot  65 nm IBM process, V DD = 1.0 V

8 ON and OFF Current  I on = I ds @ V gs = V ds = V DD Saturation  I off = I ds @ V gs = 0, V ds = V DD Cutoff

9 Electric Fields Effects  Vertical electric field: E vert = V gs / t ox Attracts carriers into channel Long channel: Q channel  E vert  Lateral electric field: E lat = V ds / L Accelerates carriers from drain to source Long channel: v =  E lat

10 Coffee Cart Analogy  Tired student runs from VLSI lab to coffee cart  Freshmen are pouring out of the some other lecture  V ds is how long you have been up Your velocity = fatigue × mobility  V gs is a wind blowing you against the glass (SiO 2 ) wall  At high V gs, you are buffeted against the wall Mobility degradation  At high V ds, you scatter off freshmen, fall down, get up Velocity saturation  Don’t confuse this with the saturation region

11 Velocity Saturation  When A strong enough electric field is applied:  the carrier velocity in the semiconductor reaches a maximum value saturation velocity  the carriers lose energy through increased levels of interaction with the lattice, collisions and by emitting phonons

12 Velocity Saturation

13

14

15  At high E lat, carrier velocity rolls off Carriers scatter off atoms in silicon lattice Velocity reaches v sat  Electrons: 10 7 cm/s  Holes: 8 x 10 6 cm/s Better model

16 Vel Sat I-V Effects  Ideal transistor ON current increases with V DD 2  Velocity-saturated ON current increases with V DD  Real transistors are partially velocity saturated Approximate with  -power law model I ds  V DD   1 <  < 2 determined empirically (≈ 1.3 for 65 nm)

17 Alpha model  ransistor to operate in region: ( moderate supply voltages) v no longer inc. with field but not completely saturated  – velocity saturation index For the Transistors with Long channels or Low Vdd  quadratic I-V characteristics in saturation  Alpha = 2 (max) More velocity saturated  increasing Vgs less effect on current  Alpha decreases (reaching 1 for completely velocity saturated) Simply THE MODEL HAS STRAIGHT LINE IN LINEAR REGION

18 Alpha model Pc, Pv and alpha are found by fitting the model to the empirical modeling results

19 Empirical Modeling  Refers to any kind of (computer) modelling based on empirical observations rather than on mathematically describable relationships of the system modelled.  The word empirical denotes information gained by means of observation, experience, or experiment

20 Channel Length Modulation  Reverse-biased p-n junctions form a depletion region Region between n and p with no carriers Width of depletion L d region grows with reverse bias L eff = L – L d  Shorter L eff gives more current I ds increases with V ds Even in saturation

21 Channel length modulation Increasing V ds  increases depletion width  decreases effective channel length  increases current Channel length modulation factor (empirical factor)

22 Next... Threshold Voltage Effects  Body Effect  Drain-Induced Barrier Lowering  Short Channel Effect Leakage  Subthreshold Leakage  Gate Leakage  Junction Leakage  Process and Environmental Variations

23 Threshold Voltage Effects  V t is V gs for which when the channel starts to invert Means V gs has the control of thresh hold  Ideal models assumed V t is constant  Really depends (weakly) on almost everything else: Body voltage: Body Effect Drain voltage: Drain-Induced Barrier Lowering Channel length: Short Channel Effect

24 Body Effect  Body is a fourth transistor terminal  V sb affects the charge required to invert the channel Increasing V s or decreasing V b increases V t   s = surface potential at threshold Depends on doping level N A And intrinsic carrier concentration n i   = body effect coefficient

25 DIBL  Electric field from drain affects channel  More pronounced in small transistors where the drain is closer to the channel  Drain-Induced Barrier Lowering Drain voltage also affect V t  High drain voltage causes current to increase.

26 Short Channel Effect  In small transistors, source/drain depletion regions extend into the channel Impacts the amount of charge required to invert the channel And thus makes V t a function of channel length  Short channel effect: V t increases with L Some processes exhibit a reverse short channel effect in which V t decreases with L

27 Leakage  What about current in cutoff?  Simulated results  What differs? Current doesn’t go to 0 in cutoff

28 Leakage Sources  Subthreshold conduction Transistors can’t abruptly turn ON or OFF Dominant source in contemporary transistors  Gate leakage Tunneling through ultrathin gate dielectric  Junction leakage Reverse-biased PN junction diode current n+ p-type body W L t ox polysilicon gate Subthreshold conduction Tunnel current Junction leakage  Subthreshold leakage is the biggest source in modern transistors

29 Junction Leakage  Reverse-biased p-n junctions have some leakage

30 Leakage current: junction leakage and tunneling Junction leakage: reverse-biased p-n junctions have some leakage. I s depends on doping levels and area and perimeter of diffusion regions Tunneling leakage:  Carriers may tunnel thorough very thin gate oxides  Negligible for older processes

31 Temperature Sensitivity  Increasing temperature Reduces mobility Reduces V t  I ON decreases with temperature  I OFF increases with temperature

32 Process variations Both MOSFETs have 30nm channel with 130 dopant atoms in the channel depletion region threshold voltage 0.97Vthreshold voltage 0.57V Process variations impact gate length, threshold voltage, and oxide thickness

33 So What?  So what if transistors are not ideal? They still behave like switches.  But these effects matter for… Supply voltage choice Logical effort Quiescent power consumption Pass transistors Temperature of operation


Download ppt "VLSI System Design Lect. 2.2 CMOS Transistor Theory2 Engr. Anees ul Husnain ( Department of Electronics."

Similar presentations


Ads by Google