Download presentation
Presentation is loading. Please wait.
Published byRobert McDowell Modified over 9 years ago
1
PDR – Preliminary Design Review Gilad Tsoran Benny Fellman Advisor: Shahar Kvatinsky Winter 2013
2
Background Advances in memory technology inspire new architectures Memristor based elements deliver large, fast, on die memory Many ways to use this memory- “Memory Intensive Computing”
3
Current trend- MultiThreading Switch on Event (SoE) Fine grained (interleaved) SMT
4
Switch on Event Advantages: −Less logic than SMT −Better utilization of pipeline than fine grained Problem: −Flushing the pipe upon switch reduces performance and increases power Solution: −CFMT architecture: keep pipe state nearby upon switch
5
Cache Miss 22 1 1 2 1 1 2 12 31 23 41 2 34 51 2 3 45 6 5 2 Memory unit 6 5 4 3 1 1 2 1 2 3 1 2 3 4 1 2 3 4 5 End of Memory Operation 2 1 2 3 4 5 6 2 3 4 5 6 7 6 5 4 3 3 4 5 6 7 8 Concept Illustration
6
Project Goals Analyze CFMT performance Requires: Implementing on FPGA Developing verification environment Running benchmarks
7
Previous Project accomplishments Simulation Level Verilog Implementation Support for most of Alpha ISA Initial analysis based on reduced benchmark running on simulation
8
High Level Design Pipe Line Execution Unit Controller (EUC) FetchDepend ancy check Addr calc. Exe. unit route int Write Back FP Mem Memristor Thread Memory Thread memory controller (TMC)Thread Switch Controller (TSC) Thread State Table (TST) Pipe control Decode
9
Development Environment Design and simulation using ModelSim Synthesis would be done with the FPGA specific tools Analysis using Excel
10
Gantt Chart
11
Pipeline Stage Connector 11 Stage i Stage i+1 Memristor Memory En RST Select data
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.