Download presentation
Presentation is loading. Please wait.
Published byRodger Armstrong Modified over 9 years ago
1
CDC Merger Liu Shih-Min ; Alan, Teng; C.H. Wang NUU, Taiwan
2
Outline Aurora IPcore files Change Xilinx IPcore to Altera Transmit speed Transceiver difference Test over In test problem
3
Aurora IPcore files ◦./SRC Aurora protocol core files ◦./example_design User interface example files
4
File Relations
5
Change Xilinx IPcore to Altera Need remove and replace component ◦ Need remove I/O buffer ◦ Need replace FD 、 FDR 、 SRL16...etc. Transceiver 、 PLL
6
Transmit speed Xilinx : linerate Altera : effective datarate ◦ Transmit how many bit per-second
7
linerate and datarate ◦ Aurora use 8b10b encoder/decoder , so 8 bits data will use 10 bits space, and datarate will be linrate*0.8. ◦ For example,linerate is 5Gbps the datarate is 5Gbps*0.8 = 4Gbps
8
Transceiver difference Xilinx ◦ transmit and receive use same clock ◦ support Aurora protocol function Altera ◦ transmit and receive use different clock ◦ Support part of Aurora protocol function
9
Xilinx and Altera transceiver structure: transmitter XILINX ALTERA
10
Xilinx and Altera transceiver structure: receiver XILINX ALTERA
11
Test over SP6 Aurora 3.125G in Altera Stratix4 ◦ SP6 Stratix-4 ◦ Virtex6 Stratix-4 VT6 Aurora 3.125G in Altera Stratix4 ◦ VT6 Stratix-4 OK
12
In test VT6 Aurora 5G in Altera Stratix4 ◦ Change IPcore complete ◦ VT6 and Stratix4 transceiver test complete ◦ Loopback is in test ◦ VT6 Stratix4 test is in test
13
Problem in 5G test Altera transceiver can’t setup 5Gbps and 16bit width directly ◦ Successful solve Receive data is incorrect ◦ Successful solve 5G Core on Stratix4 still can’t work ◦ When receive the initial sequence, the core is no responce.
14
THE END
Similar presentations
© 2025 SlidePlayer.com. Inc.
All rights reserved.